llvm-6502/lib/Target/PowerPC
2005-10-10 06:01:00 +00:00
..
.cvsignore
LICENSE.TXT
Makefile ask for a dag isel 2005-09-03 01:15:41 +00:00
PowerPC.td Use the 32-bit version for now 2005-09-30 00:05:05 +00:00
PowerPCInstrInfo.h Remove trailing whitespace 2005-04-21 23:30:14 +00:00
PowerPCTargetMachine.h 1. Use SubtargetFeatures in llc/lli. 2005-09-01 21:38:21 +00:00
PPC32.td
PPC32JITInfo.h update interface 2005-07-22 20:49:37 +00:00
PPC32RegisterInfo.td Modify the ppc backend to use two register classes for FP: F8RC and F4RC. 2005-10-01 01:35:02 +00:00
PPC.h Remove the X86 and PowerPC Simple instruction selectors; their time has 2005-08-18 23:53:15 +00:00
PPCAsmPrinter.cpp Speed up the asm printer a lot by not printing formatted LLVM asm output 2005-10-03 07:08:36 +00:00
PPCBranchSelector.cpp Modify the ppc backend to use two register classes for FP: F8RC and F4RC. 2005-10-01 01:35:02 +00:00
PPCCodeEmitter.cpp Modify the ppc backend to use two register classes for FP: F8RC and F4RC. 2005-10-01 01:35:02 +00:00
PPCFrameInfo.h Remove trailing whitespace 2005-04-21 23:30:14 +00:00
PPCInstrBuilder.h Remove trailing whitespace 2005-04-21 23:30:14 +00:00
PPCInstrFormats.td Add a bunch of patterns for F64 FP ops, add some more integer ops 2005-09-29 23:34:24 +00:00
PPCInstrInfo.cpp Fix a CQ regression from my patch to split F32/F64 into seperate register 2005-10-07 05:00:52 +00:00
PPCInstrInfo.h Teach the code generator that rlwimi is commutable if the rotate amount 2005-09-09 18:17:41 +00:00
PPCInstrInfo.td These definitions have been moved to common code. 2005-10-10 06:01:00 +00:00
PPCISelDAGToDAG.cpp Disable formation of rlwinm instructions from SRA bases. This fixes 2005-10-09 05:36:17 +00:00
PPCISelLowering.cpp fix an f32/f64 type mismatch 2005-10-02 06:37:13 +00:00
PPCISelLowering.h Implement i64<->fp using the fctidz/fcfid instructions on PowerPC when we 2005-09-06 22:03:27 +00:00
PPCISelPattern.cpp another solution to the fsel issue. Instead of having 4 variants, just force 2005-10-02 07:07:49 +00:00
PPCJITInfo.cpp update interface 2005-07-22 20:49:37 +00:00
PPCJITInfo.h turn off GOT on archs that didn't use it (not that it appeard to harm them much with it on) 2005-07-29 23:32:02 +00:00
PPCRegisterInfo.cpp like the comment says, enable this 2005-10-01 23:02:40 +00:00
PPCRegisterInfo.h these methods get extra args 2005-09-30 01:30:55 +00:00
PPCRegisterInfo.td Remove some regs that are not used. 2005-08-22 22:32:13 +00:00
PPCRelocations.h Eliminate tabs and trailing spaces. 2005-07-27 05:53:44 +00:00
PPCSubtarget.cpp On non-apple systems, when using -march=ppc32, do not print: 2005-09-07 05:45:33 +00:00
PPCSubtarget.h copy and paste error 2005-09-29 21:11:57 +00:00
PPCTargetMachine.cpp Make the JIT default to the DAG isel instead of the pattern isel, like LLC. 2005-09-29 17:31:03 +00:00
PPCTargetMachine.h 1. Use SubtargetFeatures in llc/lli. 2005-09-01 21:38:21 +00:00
README.txt Add note about future optimization noted in the ppc compiler writer's guide 2005-09-06 15:30:48 +00:00

TODO:
* gpr0 allocation
* implement do-loop -> bdnz transform
* implement powerpc-64 for darwin
* use stfiwx in float->int
* be able to combine sequences like the following into 2 instructions:
	lis r2, ha16(l2__ZTV4Cell)
	la r2, lo16(l2__ZTV4Cell)(r2)
	addi r2, r2, 8

* Teach LLVM how to codegen this:
unsigned short foo(float a) { return a; }
as:
_foo:
        fctiwz f0,f1
        stfd f0,-8(r1)
        lhz r3,-2(r1)
        blr
not:
_foo:
        fctiwz f0, f1
        stfd f0, -8(r1)
        lwz r2, -4(r1)
        rlwinm r3, r2, 0, 16, 31
        blr


* Support 'update' load/store instructions.  These are cracked on the G5, but
  are still a codesize win.

* Add a custom legalizer for the GlobalAddress node, to move the funky darwin
  stub stuff from the instruction selector to the legalizer (exposing low-level
  operations to the dag for optzn.  For example, we want to codegen this:

        int A = 0;
        void B() { A++; }
  as:
        lis r9,ha16(_A)
        lwz r2,lo16(_A)(r9)
        addi r2,r2,1
        stw r2,lo16(_A)(r9)
  not:
        lis r2, ha16(_A)
        lwz r2, lo16(_A)(r2)
        addi r2, r2, 1
        lis r3, ha16(_A)
        stw r2, lo16(_A)(r3)

* should hint to the branch select pass that it doesn't need to print the
  second unconditional branch, so we don't end up with things like:
	b .LBBl42__2E_expand_function_8_674	; loopentry.24
	b .LBBl42__2E_expand_function_8_42	; NewDefault
	b .LBBl42__2E_expand_function_8_42	; NewDefault

===-------------------------------------------------------------------------===

* Codegen this:

   void test2(int X) {
     if (X == 0x12345678) bar();
   }

    as:

       xoris r0,r3,0x1234
       cmpwi cr0,r0,0x5678
       beq cr0,L6

    not:

        lis r2, 4660
        ori r2, r2, 22136 
        cmpw cr0, r3, r2  
        bne .LBB_test2_2

===-------------------------------------------------------------------------===

Lump the constant pool for each function into ONE pic object, and reference
pieces of it as offsets from the start.  For functions like this (contrived
to have lots of constants obviously):

double X(double Y) { return (Y*1.23 + 4.512)*2.34 + 14.38; }

We generate:

_X:
        lis r2, ha16(.CPI_X_0)
        lfd f0, lo16(.CPI_X_0)(r2)
        lis r2, ha16(.CPI_X_1)
        lfd f2, lo16(.CPI_X_1)(r2)
        fmadd f0, f1, f0, f2
        lis r2, ha16(.CPI_X_2)
        lfd f1, lo16(.CPI_X_2)(r2)
        lis r2, ha16(.CPI_X_3)
        lfd f2, lo16(.CPI_X_3)(r2)
        fmadd f1, f0, f1, f2
        blr

It would be better to materialize .CPI_X into a register, then use immediates
off of the register to avoid the lis's.  This is even more important in PIC 
mode.

===-------------------------------------------------------------------------===

Implement Newton-Rhapson method for improving estimate instructions to the
correct accuracy, and implementing divide as multiply by reciprocal when it has
more than one use.  Itanium will want this too.