RAM2GS/CPLD/LCMXO2-640HC/REFB_generate.log

45 lines
1.3 KiB
Plaintext
Raw Normal View History

2021-10-09 01:29:42 +00:00
Starting process: Module
Starting process:
2023-08-17 01:04:05 +00:00
SCUBA, Version Diamond (64-bit) 3.12.1.454
Wed Aug 16 20:52:02 2023
2021-10-09 01:29:42 +00:00
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.
BEGIN SCUBA Module Synthesis
2023-08-17 01:04:05 +00:00
Issued command : C:\lscc\diamond\3.12\ispfpga\bin\nt64\scuba.exe -w -n REFB -lang verilog -synth synplify -bus_exp 7 -bb -type efb -arch xo2c00 -freq 62.5 -ufm -ufm_ebr 190 -mem_size 1 -ufm_0 -wb -dev 640
Circuit name : REFB
2021-10-09 01:29:42 +00:00
Module type : efb
Module Version : 1.2
Ports :
Inputs : wb_clk_i, wb_rst_i, wb_cyc_i, wb_stb_i, wb_we_i, wb_adr_i[7:0], wb_dat_i[7:0]
Outputs : wb_dat_o[7:0], wb_ack_o, wbc_ufm_irq
I/O buffer : not inserted
2023-08-17 01:04:05 +00:00
EDIF output : REFB.edn
Verilog output : REFB.v
Verilog template : REFB_tmpl.v
2021-10-09 01:29:42 +00:00
Verilog purpose : for synthesis and simulation
Bus notation : big endian
2023-08-17 01:04:05 +00:00
Report output : REFB.srp
2021-10-09 01:29:42 +00:00
Estimated Resource Usage:
END SCUBA Module Synthesis
2023-08-17 01:04:05 +00:00
File: REFB.lpc created.
2021-10-09 01:29:42 +00:00
End process: completed successfully.
Total Warnings: 0
Total Errors: 0