RAM2GS/CPLD/LCMXO2-640HC/impl1/LCMXO2_640HC_impl1_synplify.html

1302 lines
68 KiB
HTML
Raw Normal View History

2023-08-17 01:04:05 +00:00
<HTML>
<HEAD><TITLE>Synthesis Report</TITLE>
<STYLE TYPE="text/css">
<!--
body,pre{ font-family:'Courier New', monospace; color: #000000; font-size:88%; background-color: #ffffff; } h1 { font-weight: bold; margin-top: 24px; margin-bottom: 10px; border-bottom: 3px solid #000; font-size: 1em; } h2 { font-weight: bold; margin-top: 18px; margin-bottom: 5px; font-size: 0.90em; } h3 { font-weight: bold; margin-top: 12px; margin-bottom: 5px; font-size: 0.80em; } p { font-size:78%; } P.Table { margin-top: 4px; margin-bottom: 4px; margin-right: 4px; margin-left: 4px; } table { border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; border-collapse: collapse; } th { font-weight:bold; padding: 4px; border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; vertical-align:top; text-align:left; font-size:78%; } td { padding: 4px; border-width: 1px 1px 1px 1px; border-style: solid solid solid solid; border-color: black black black black; vertical-align:top; font-size:78%; } a { color:#013C9A; text-decoration:none; } a:visited { color:#013C9A; } a:hover, a:active { text-decoration:underline; color:#5BAFD4; } .pass { background-color: #00ff00; } .fail { background-color: #ff0000; } .comment { font-size: 90%; font-style: italic; }
-->
</STYLE>
</HEAD>
<PRE><A name="Syn"></A><B><U><big>Synthesis Report</big></U></B>
#Build: Synplify Pro (R) R-2021.03L-SP1, Build 093R, Aug 10 2021
#install: C:\lscc\diamond\3.12\synpbase
#OS: Windows 8 6.2
2023-08-20 11:10:11 +00:00
#Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:48 2023
2023-08-17 01:04:05 +00:00
#Implementation: impl1
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
2023-08-20 11:10:11 +00:00
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
Implementation : impl1
Synopsys HDL Compiler, Version comp202103synp2, Build 093R, Built Aug 10 2021 09:15:36, @
@N|Running in 64-bit mode
###########################################################[
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
2023-08-20 11:10:11 +00:00
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
Implementation : impl1
Synopsys Verilog Compiler, Version comp202103synp2, Build 093R, Built Aug 10 2021 09:15:36, @
@N|Running in 64-bit mode
@I::"C:\lscc\diamond\3.12\synpbase\lib\lucent\machxo2.v" (library work)
@I::"C:\lscc\diamond\3.12\synpbase\lib\lucent\pmi_def.v" (library work)
@I::"C:\lscc\diamond\3.12\synpbase\lib\vlog\hypermods.v" (library __hyper__lib__)
@I::"C:\lscc\diamond\3.12\synpbase\lib\vlog\umr_capim.v" (library snps_haps)
@I::"C:\lscc\diamond\3.12\synpbase\lib\vlog\scemi_objects.v" (library snps_haps)
@I::"C:\lscc\diamond\3.12\synpbase\lib\vlog\scemi_pipes.svh" (library snps_haps)
2023-08-20 11:10:11 +00:00
@I::"Y:\Repos\RAM2GS\CPLD\RAM2GS-LCMXO2.v" (library work)
@I::"Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\REFB.v" (library work)
2023-08-17 01:04:05 +00:00
Verilog syntax check successful!
Compiler output is up to date. No re-compile necessary
Selecting top level module RAM2GS
@N: CG364 :"C:\lscc\diamond\3.12\synpbase\lib\lucent\machxo2.v":1120:7:1120:9|Synthesizing module VHI in library work.
Running optimization stage 1 on VHI .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 1 on VHI (CPU Time 0h:00m:00s, Memory Used current: 99MB peak: 99MB)
2023-08-17 01:04:05 +00:00
@N: CG364 :"C:\lscc\diamond\3.12\synpbase\lib\lucent\machxo2.v":1124:7:1124:9|Synthesizing module VLO in library work.
Running optimization stage 1 on VLO .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 1 on VLO (CPU Time 0h:00m:00s, Memory Used current: 99MB peak: 99MB)
2023-08-17 01:04:05 +00:00
@N: CG364 :"C:\lscc\diamond\3.12\synpbase\lib\lucent\machxo2.v":1800:7:1800:9|Synthesizing module EFB in library work.
Running optimization stage 1 on EFB .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 1 on EFB (CPU Time 0h:00m:00s, Memory Used current: 99MB peak: 99MB)
@N: CG364 :"Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\REFB.v":8:7:8:10|Synthesizing module REFB in library work.
2023-08-17 01:04:05 +00:00
Running optimization stage 1 on REFB .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 1 on REFB (CPU Time 0h:00m:00s, Memory Used current: 99MB peak: 99MB)
@N: CG364 :"Y:\Repos\RAM2GS\CPLD\RAM2GS-LCMXO2.v":1:7:1:12|Synthesizing module RAM2GS in library work.
2023-08-17 01:04:05 +00:00
Running optimization stage 1 on RAM2GS .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 1 on RAM2GS (CPU Time 0h:00m:00s, Memory Used current: 101MB peak: 101MB)
2023-08-17 01:04:05 +00:00
Running optimization stage 2 on RAM2GS .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 2 on RAM2GS (CPU Time 0h:00m:00s, Memory Used current: 102MB peak: 102MB)
2023-08-17 01:04:05 +00:00
Running optimization stage 2 on REFB .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 2 on REFB (CPU Time 0h:00m:00s, Memory Used current: 102MB peak: 102MB)
2023-08-17 01:04:05 +00:00
Running optimization stage 2 on EFB .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 2 on EFB (CPU Time 0h:00m:00s, Memory Used current: 102MB peak: 102MB)
2023-08-17 01:04:05 +00:00
Running optimization stage 2 on VLO .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 2 on VLO (CPU Time 0h:00m:00s, Memory Used current: 102MB peak: 102MB)
2023-08-17 01:04:05 +00:00
Running optimization stage 2 on VHI .......
2023-08-20 11:10:11 +00:00
Finished optimization stage 2 on VHI (CPU Time 0h:00m:00s, Memory Used current: 102MB peak: 102MB)
2023-08-17 01:04:05 +00:00
For a summary of runtime and memory usage per design unit, please see file:
==========================================================
2023-08-20 11:10:11 +00:00
@L: Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\synwork\layer0.rt.csv
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
At c_ver Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 96MB peak: 97MB)
2023-08-17 01:04:05 +00:00
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
Process completed successfully.
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:48 2023
2023-08-17 01:04:05 +00:00
###########################################################]
###########################################################[
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
2023-08-20 11:10:11 +00:00
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
Implementation : impl1
Synopsys Synopsys Netlist Linker, Version comp202103synp2, Build 093R, Built Aug 10 2021 09:15:36, @
@N|Running in 64-bit mode
2023-08-20 11:10:11 +00:00
At syn_nfilter Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 98MB peak: 98MB)
2023-08-17 01:04:05 +00:00
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
Process completed successfully.
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:48 2023
2023-08-17 01:04:05 +00:00
###########################################################]
For a summary of runtime and memory usage for all design units, please see file:
==========================================================
2023-08-20 11:10:11 +00:00
@L: Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\synwork\LCMXO2_640HC_impl1_comp.rt.csv
2023-08-17 01:04:05 +00:00
@END
2023-08-20 11:10:11 +00:00
At c_hdl Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 30MB peak: 31MB)
2023-08-17 01:04:05 +00:00
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
Process completed successfully.
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:48 2023
2023-08-17 01:04:05 +00:00
###########################################################]
2023-08-20 11:10:11 +00:00
###########################################################[
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Implementation : impl1
Synopsys Synopsys Netlist Linker, Version comp202103synp2, Build 093R, Built Aug 10 2021 09:15:36, @
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
@N|Running in 64-bit mode
File Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\synwork\LCMXO2_640HC_impl1_comp.srs changed - recompiling
At syn_nfilter Exit (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 98MB peak: 99MB)
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
Process completed successfully.
# Sat Aug 19 21:54:50 2023
###########################################################]
# Sat Aug 19 21:54:50 2023
2023-08-17 01:04:05 +00:00
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
2023-08-20 11:10:11 +00:00
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
Implementation : impl1
Synopsys Lattice Technology Pre-mapping, Version map202103lat, Build 070R, Built Oct 6 2021 11:12:38, @
2023-08-20 11:10:11 +00:00
Mapper Startup Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 127MB peak: 127MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Done reading skeleton netlist (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 132MB peak: 139MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Reading constraint file: Y:\Repos\RAM2GS\CPLD\RAM2GS.sdc
@L: Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\LCMXO2_640HC_impl1_scck.rpt
See clock summary report "Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\LCMXO2_640HC_impl1_scck.rpt"
2023-08-17 01:04:05 +00:00
@N: MF916 |Option synthesis_strategy=base is enabled.
@N: MF248 |Running in 64-bit mode.
@N: MF666 |Clock conversion enabled. (Command "set_option -fix_gated_and_generated_clocks 1" in the project file.)
2023-08-20 11:10:11 +00:00
Design Input Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 137MB peak: 139MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Mapper Initialization Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 137MB peak: 139MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Start loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 149MB peak: 149MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 150MB peak: 151MB)
2023-08-17 01:04:05 +00:00
@N: FX493 |Applying initial value "0" on instance InitReady.
@W: FX474 |User-specified initial value defined for some sequential elements which can prevent optimum synthesis results from being achieved.
@N: FX493 |Applying initial value "0" on instance Ready.
@N: FX493 |Applying initial value "0" on instance RCKE.
2023-08-20 11:10:11 +00:00
@N: FX493 |Applying initial value "0" on instance LEDEN.
@N: FX493 |Applying initial value "0" on instance n8MEGEN.
2023-08-17 01:04:05 +00:00
@N: FX493 |Applying initial value "1" on instance nRCAS.
@N: FX493 |Applying initial value "0" on instance CmdLEDEN.
2023-08-20 11:10:11 +00:00
@N: FX493 |Applying initial value "0" on instance CmdUFMShift.
@N: FX493 |Applying initial value "0" on instance CmdUFMWrite.
2023-08-17 01:04:05 +00:00
@N: FX493 |Applying initial value "0" on instance Cmdn8MEGEN.
2023-08-20 11:10:11 +00:00
@N: FX493 |Applying initial value "0" on instance CmdValid.
2023-08-17 01:04:05 +00:00
@N: FX493 |Applying initial value "1" on instance nRCS.
@N: FX493 |Applying initial value "1" on instance nRRAS.
@N: FX493 |Applying initial value "0" on instance CmdUFMData.
@N: FX493 |Applying initial value "0" on instance C1Submitted.
@N: FX493 |Applying initial value "0" on instance ADSubmitted.
@N: FX493 |Applying initial value "0" on instance XOR8MEG.
@N: FX493 |Applying initial value "0" on instance CmdEnable.
@N: FX493 |Applying initial value "1" on instance nRWE.
2023-08-20 11:10:11 +00:00
Starting clock optimization phase (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 181MB peak: 181MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished clock optimization phase (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 181MB peak: 181MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Starting clock optimization report phase (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 181MB peak: 182MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished clock optimization report phase (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 181MB peak: 182MB)
2023-08-17 01:04:05 +00:00
@N: FX1184 |Applying syn_allowed_resources blockrams=2 on top level netlist RAM2GS
2023-08-20 11:10:11 +00:00
Finished netlist restructuring (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 181MB peak: 182MB)
2023-08-17 01:04:05 +00:00
Clock Summary
******************
Start Requested Requested Clock Clock Clock
Level Clock Frequency Period Type Group Load
----------------------------------------------------------------------------------------
0 - RCLK 62.5 MHz 16.000 declared default_clkgroup 65
2023-08-20 11:10:11 +00:00
0 - PHI2 2.9 MHz 350.000 declared default_clkgroup 19
2023-08-17 01:04:05 +00:00
0 - nCRAS 2.9 MHz 350.000 declared default_clkgroup 14
0 - nCCAS 2.9 MHz 350.000 declared default_clkgroup 8
0 - System 100.0 MHz 10.000 system system_clkgroup 0
========================================================================================
Clock Load Summary
***********************
Clock Source Clock Pin Non-clock Pin Non-clock Pin
Clock Load Pin Seq Example Seq Example Comb Example
-----------------------------------------------------------------------------------------
RCLK 65 RCLK(port) CASr2.C - -
2023-08-20 11:10:11 +00:00
PHI2 19 PHI2(port) Bank[7:0].C PHI2r.D[0] un1_PHI2.I[0](inv)
2023-08-17 01:04:05 +00:00
nCRAS 14 nCRAS(port) CBR.C RASr.D[0] RASr_2.I[0](inv)
nCCAS 8 nCCAS(port) WRD[7:0].C CASr.D[0] CASr_2.I[0](inv)
System 0 - - - -
=========================================================================================
ICG Latch Removal Summary:
Number of ICG latches removed: 0
Number of ICG latches not removed: 0
For details review file gcc_ICG_report.rpt
@S |Clock Optimization Summary
#### START OF PREMAP CLOCK OPTIMIZATION REPORT #####[
2023-08-20 11:10:11 +00:00
4 non-gated/non-generated clock tree(s) driving 106 clock pin(s) of sequential element(s)
2023-08-17 01:04:05 +00:00
0 gated/generated clock tree(s) driving 0 clock pin(s) of sequential element(s)
0 instances converted, 0 sequential instances remain driven by gated/generated clocks
=========================== Non-Gated/Non-Generated Clocks ============================
Clock Tree ID Driving Element Drive Element Type Fanout Sample Instance
---------------------------------------------------------------------------------------
@KP:ckid0_0 RCLK port 65 nRWE
2023-08-20 11:10:11 +00:00
@KP:ckid0_1 PHI2 port 19 RA11
2023-08-17 01:04:05 +00:00
@KP:ckid0_2 nCCAS port 8 WRD[7:0]
@KP:ckid0_3 nCRAS port 14 RowA[9:0]
=======================================================================================
##### END OF CLOCK OPTIMIZATION REPORT ######
@N: FX1143 |Skipping assigning INTERNAL_VREF to iobanks, because the table of mapping from pin to iobank is not initialized.
Finished Pre Mapping Phase.
2023-08-20 11:10:11 +00:00
Starting constraint checker (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:00s; Memory used current: 182MB peak: 182MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished constraint checker preprocessing (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:00s; Memory used current: 182MB peak: 182MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished constraint checker (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:00s; Memory used current: 183MB peak: 183MB)
2023-08-17 01:04:05 +00:00
Pre-mapping successful!
2023-08-20 11:10:11 +00:00
At Mapper Exit (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 103MB peak: 184MB)
2023-08-17 01:04:05 +00:00
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:51 2023
2023-08-17 01:04:05 +00:00
###########################################################]
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:51 2023
2023-08-17 01:04:05 +00:00
Copyright (C) 1994-2021 Synopsys, Inc.
This Synopsys software and all associated documentation are proprietary to Synopsys, Inc.
and may only be used pursuant to the terms and conditions of a written license agreement
with Synopsys, Inc. All other use, reproduction, modification, or distribution of the
Synopsys software or the associated documentation is strictly prohibited.
Tool: Synplify Pro (R)
Build: R-2021.03L-SP1
Install: C:\lscc\diamond\3.12\synpbase
OS: Windows 6.2
2023-08-20 11:10:11 +00:00
Hostname: ZANEMACWIN11
2023-08-17 01:04:05 +00:00
Implementation : impl1
Synopsys Lattice Technology Mapper, Version map202103lat, Build 070R, Built Oct 6 2021 11:12:38, @
2023-08-20 11:10:11 +00:00
Mapper Startup Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 127MB peak: 127MB)
2023-08-17 01:04:05 +00:00
@N: MF916 |Option synthesis_strategy=base is enabled.
@N: MF248 |Running in 64-bit mode.
@N: MF666 |Clock conversion enabled. (Command "set_option -fix_gated_and_generated_clocks 1" in the project file.)
2023-08-20 11:10:11 +00:00
Design Input Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 129MB peak: 140MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Mapper Initialization Complete (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 129MB peak: 140MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Start loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 143MB peak: 143MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished loading timing files (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 145MB peak: 147MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Starting Optimization and Mapping (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 179MB peak: 179MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished RTL optimizations (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 183MB peak: 183MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
@N: MO231 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":162:4:162:9|Found counter in view:work.RAM2GS(verilog) instance IS[3:0]
@N: MO231 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":149:4:149:9|Found counter in view:work.RAM2GS(verilog) instance FS[17:0]
2023-08-17 01:04:05 +00:00
@N: FX493 |Applying initial value "0" on instance IS[0].
@W: FX474 |User-specified initial value defined for some sequential elements which can prevent optimum synthesis results from being achieved.
@N: FX493 |Applying initial value "0" on instance IS[1].
@N: FX493 |Applying initial value "0" on instance IS[2].
@N: FX493 |Applying initial value "0" on instance IS[3].
2023-08-20 11:10:11 +00:00
Starting factoring (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 185MB peak: 185MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished factoring (Real Time elapsed 0h:00m:00s; CPU Time elapsed 0h:00m:00s; Memory used current: 186MB peak: 186MB)
2023-08-17 01:04:05 +00:00
Available hyper_sources - for debug and ip models
None Found
2023-08-20 11:10:11 +00:00
Finished generic timing optimizations - Pass 1 (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 187MB peak: 187MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Starting Early Timing Optimization (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 188MB peak: 188MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished Early Timing Optimization (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 188MB peak: 188MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished generic timing optimizations - Pass 2 (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 188MB peak: 188MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished preparing to map (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 188MB peak: 188MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished technology mapping (Real Time elapsed 0h:00m:01s; CPU Time elapsed 0h:00m:01s; Memory used current: 195MB peak: 195MB)
2023-08-17 01:04:05 +00:00
Pass CPU time Worst Slack Luts / Registers
------------------------------------------------------------
2023-08-20 11:10:11 +00:00
1 0h:00m:01s -2.36ns 191 / 106
2 0h:00m:01s -2.36ns 206 / 106
3 0h:00m:01s -2.36ns 202 / 106
@N: FX271 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":303:4:303:9|Replicating instance CmdValid (in view: work.RAM2GS(verilog)) with 5 loads 1 time to improve timing.
@N: FX271 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":303:4:303:9|Replicating instance CmdUFMShift (in view: work.RAM2GS(verilog)) with 4 loads 1 time to improve timing.
@N: FX271 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":162:4:162:9|Replicating instance Ready (in view: work.RAM2GS(verilog)) with 15 loads 1 time to improve timing.
@N: FX271 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":120:4:120:9|Replicating instance CBR (in view: work.RAM2GS(verilog)) with 6 loads 1 time to improve timing.
@N: FX271 :"y:\repos\ram2gs\cpld\ram2gs-lcmxo2.v":120:4:120:9|Replicating instance FWEr (in view: work.RAM2GS(verilog)) with 4 loads 1 time to improve timing.
2023-08-17 01:04:05 +00:00
Timing driven replication report
2023-08-20 11:10:11 +00:00
Added 5 Registers via timing driven replication
Added 3 LUTs via timing driven replication
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
4 0h:00m:01s -1.83ns 206 / 111
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
5 0h:00m:02s -1.83ns 207 / 111
6 0h:00m:02s -1.83ns 208 / 111
7 0h:00m:02s -1.83ns 208 / 111
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished technology timing optimizations and critical path resynthesis (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 196MB peak: 196MB)
2023-08-17 01:04:05 +00:00
@N: FX164 |The option to pack registers in the IOB has not been specified. Please set syn_useioff attribute.
2023-08-20 11:10:11 +00:00
Finished restoring hierarchy (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 196MB peak: 196MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Start Writing Netlists (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 160MB peak: 196MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Writing Analyst data base Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\synwork\LCMXO2_640HC_impl1_m.srm
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished Writing Netlist Databases (Real Time elapsed 0h:00m:02s; CPU Time elapsed 0h:00m:02s; Memory used current: 197MB peak: 197MB)
2023-08-17 01:04:05 +00:00
Writing EDIF Netlist and constraint files
2023-08-20 11:10:11 +00:00
@N: FX1056 |Writing EDF file: Y:\Repos\RAM2GS\CPLD\LCMXO2-640HC\impl1\LCMXO2_640HC_impl1.edi
2023-08-17 01:04:05 +00:00
@N: BW106 |Synplicity Constraint File capacitance units using default value of 1pF
2023-08-20 11:10:11 +00:00
Finished Writing EDIF Netlist and constraint files (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 202MB peak: 202MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished Writing Netlists (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 202MB peak: 202MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Start final timing analysis (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 200MB peak: 202MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
@W: MT246 :"y:\repos\ram2gs\cpld\lcmxo2-640hc\refb.v":78:8:78:16|Blackbox EFB is missing a user supplied timing model. This may have a negative effect on timing analysis and optimizations (Quality of Results)
2023-08-17 01:04:05 +00:00
@N: MT615 |Found clock RCLK with period 16.00ns
@N: MT615 |Found clock PHI2 with period 350.00ns
@N: MT615 |Found clock nCRAS with period 350.00ns
@N: MT615 |Found clock nCCAS with period 350.00ns
##### START OF TIMING REPORT #####[
2023-08-20 11:10:11 +00:00
# Timing report written on Sat Aug 19 21:54:55 2023
2023-08-17 01:04:05 +00:00
#
Top view: RAM2GS
Requested Frequency: 2.9 MHz
Wire load mode: top
Paths requested: 5
2023-08-20 11:10:11 +00:00
Constraint File(s): Y:\Repos\RAM2GS\CPLD\RAM2GS.sdc
2023-08-17 01:04:05 +00:00
@N: MT320 |This timing report is an estimate of place and route data. For final timing results, use the FPGA vendor place and route report.
@N: MT322 |Clock constraints include only register-to-register paths associated with each individual clock.
Performance Summary
*******************
2023-08-20 11:10:11 +00:00
Worst slack in design: -1.828
2023-08-17 01:04:05 +00:00
Requested Estimated Requested Estimated Clock Clock
Starting Clock Frequency Frequency Period Period Slack Type Group
-------------------------------------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
PHI2 2.9 MHz 1.0 MHz 350.000 989.870 -1.828 declared default_clkgroup
RCLK 62.5 MHz 22.1 MHz 16.000 45.251 -0.876 declared default_clkgroup
2023-08-17 01:04:05 +00:00
nCCAS 2.9 MHz NA 350.000 NA NA declared default_clkgroup
nCRAS 2.9 MHz 1.0 MHz 350.000 953.610 -1.725 declared default_clkgroup
2023-08-20 11:10:11 +00:00
System 100.0 MHz NA 10.000 NA 13.991 system system_clkgroup
2023-08-17 01:04:05 +00:00
===================================================================================================================
Estimated period and frequency reported as NA means no slack depends directly on the clock waveform
@W: MT117 |Paths from clock (RCLK:r) to clock (PHI2:f) are overconstrained because the required time of 1.00 ns is too small.
@W: MT118 |Paths from clock (nCRAS:f) to clock (RCLK:r) are overconstrained because the required time of 1.00 ns is too small.
2023-08-20 11:10:11 +00:00
@W: MT118 |Paths from clock (PHI2:f) to clock (RCLK:r) are overconstrained because the required time of 1.00 ns is too small.
2023-08-17 01:04:05 +00:00
@W: MT116 |Paths from clock (RCLK:r) to clock (PHI2:r) are overconstrained because the required time of 2.00 ns is too small.
@W: MT117 |Paths from clock (RCLK:r) to clock (nCRAS:f) are overconstrained because the required time of 1.00 ns is too small.
Clock Relationships
*******************
Clocks | rise to rise | fall to fall | rise to fall | fall to rise
---------------------------------------------------------------------------------------------------------------
Starting Ending | constraint slack | constraint slack | constraint slack | constraint slack
---------------------------------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
System RCLK | 16.000 13.991 | No paths - | No paths - | No paths -
RCLK System | 16.000 14.956 | No paths - | No paths - | No paths -
RCLK RCLK | 16.000 9.535 | No paths - | No paths - | No paths -
RCLK PHI2 | 2.000 0.216 | No paths - | 1.000 -0.876 | No paths -
2023-08-17 01:04:05 +00:00
RCLK nCRAS | No paths - | No paths - | 1.000 -0.784 | No paths -
2023-08-20 11:10:11 +00:00
PHI2 RCLK | No paths - | No paths - | No paths - | 1.000 -1.828
PHI2 PHI2 | No paths - | 350.000 347.059 | 175.000 168.905 | 175.000 173.428
2023-08-17 01:04:05 +00:00
nCRAS RCLK | No paths - | No paths - | No paths - | 1.000 -1.725
===============================================================================================================
Note: 'No paths' indicates there are no paths in the design for that pair of clock edges.
'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups.
Interface Information
*********************
No IO constraint found
====================================
Detailed Report for Clock: PHI2
====================================
Starting Points with Worst Slack
********************************
2023-08-20 11:10:11 +00:00
Starting Arrival
Instance Reference Type Pin Net Time Slack
Clock
------------------------------------------------------------------------------------------------
CmdUFMShift_fast PHI2 FD1P3AX Q CmdUFMShift_fast 1.044 -1.828
CmdValid_fast PHI2 FD1S3AX Q CmdValid_fast 1.044 -1.828
CmdUFMShift PHI2 FD1P3AX Q CmdUFMShift 1.108 -1.810
CmdValid PHI2 FD1S3AX Q CmdValid 1.108 -1.810
CmdUFMWrite PHI2 FD1P3AX Q CmdUFMWrite 1.044 -1.746
CmdLEDEN PHI2 FD1P3AX Q CmdLEDEN 1.044 -0.572
Cmdn8MEGEN PHI2 FD1P3AX Q Cmdn8MEGEN 1.044 -0.572
CmdUFMData PHI2 FD1P3AX Q CmdUFMData 0.972 -0.500
Bank_0io[0] PHI2 IFS1P3DX Q Bank[0] 0.972 168.905
Bank_0io[1] PHI2 IFS1P3DX Q Bank[1] 0.972 168.905
================================================================================================
2023-08-17 01:04:05 +00:00
Ending Points with Worst Slack
******************************
Starting Required
Instance Reference Type Pin Net Time Slack
Clock
---------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
wb_adr[0] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[1] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[2] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[3] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[4] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[5] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[6] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_adr[7] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_dati[0] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
wb_dati[1] PHI2 FD1P3AX SP un1_wb_rst14_i 0.528 -1.828
2023-08-17 01:04:05 +00:00
=======================================================================================
Worst Path Information
***********************
Path information for path number 1:
Requested Period: 1.000
- Setup time: 0.472
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 0.528
2023-08-20 11:10:11 +00:00
- Propagation time: 2.357
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Slack (critical) : -1.828
2023-08-17 01:04:05 +00:00
Number of logic level(s): 1
2023-08-20 11:10:11 +00:00
Starting point: CmdUFMShift_fast / Q
2023-08-17 01:04:05 +00:00
Ending point: wb_adr[0] / SP
The start point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------------
CmdUFMShift_fast FD1P3AX Q Out 1.044 1.044 r -
CmdUFMShift_fast Net - - - - 2
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 A In 0.000 1.044 r -
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 Z Out 1.313 2.357 r -
un1_wb_rst14_i Net - - - - 17
wb_adr[0] FD1P3AX SP In 0.000 2.357 r -
============================================================================================
2023-08-17 01:04:05 +00:00
Path information for path number 2:
Requested Period: 1.000
- Setup time: 0.472
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 0.528
2023-08-20 11:10:11 +00:00
- Propagation time: 2.357
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Slack (critical) : -1.828
2023-08-17 01:04:05 +00:00
Number of logic level(s): 1
2023-08-20 11:10:11 +00:00
Starting point: CmdValid_fast / Q
2023-08-17 01:04:05 +00:00
Ending point: wb_adr[0] / SP
The start point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------------
CmdValid_fast FD1S3AX Q Out 1.044 1.044 r -
CmdValid_fast Net - - - - 2
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 B In 0.000 1.044 r -
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 Z Out 1.313 2.357 r -
un1_wb_rst14_i Net - - - - 17
wb_adr[0] FD1P3AX SP In 0.000 2.357 r -
============================================================================================
2023-08-17 01:04:05 +00:00
Path information for path number 3:
Requested Period: 1.000
- Setup time: 0.472
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 0.528
2023-08-20 11:10:11 +00:00
- Propagation time: 2.357
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Slack (critical) : -1.828
2023-08-17 01:04:05 +00:00
Number of logic level(s): 1
2023-08-20 11:10:11 +00:00
Starting point: CmdUFMShift_fast / Q
2023-08-17 01:04:05 +00:00
Ending point: wb_adr[7] / SP
The start point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------------
CmdUFMShift_fast FD1P3AX Q Out 1.044 1.044 r -
CmdUFMShift_fast Net - - - - 2
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 A In 0.000 1.044 r -
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 Z Out 1.313 2.357 r -
un1_wb_rst14_i Net - - - - 17
wb_adr[7] FD1P3AX SP In 0.000 2.357 r -
============================================================================================
2023-08-17 01:04:05 +00:00
Path information for path number 4:
Requested Period: 1.000
- Setup time: 0.472
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 0.528
2023-08-20 11:10:11 +00:00
- Propagation time: 2.357
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Slack (critical) : -1.828
2023-08-17 01:04:05 +00:00
Number of logic level(s): 1
2023-08-20 11:10:11 +00:00
Starting point: CmdUFMShift_fast / Q
2023-08-17 01:04:05 +00:00
Ending point: wb_adr[6] / SP
The start point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------------
CmdUFMShift_fast FD1P3AX Q Out 1.044 1.044 r -
CmdUFMShift_fast Net - - - - 2
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 A In 0.000 1.044 r -
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 Z Out 1.313 2.357 r -
un1_wb_rst14_i Net - - - - 17
wb_adr[6] FD1P3AX SP In 0.000 2.357 r -
============================================================================================
2023-08-17 01:04:05 +00:00
Path information for path number 5:
Requested Period: 1.000
- Setup time: 0.472
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 0.528
2023-08-20 11:10:11 +00:00
- Propagation time: 2.357
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Slack (critical) : -1.828
2023-08-17 01:04:05 +00:00
Number of logic level(s): 1
2023-08-20 11:10:11 +00:00
Starting point: CmdUFMShift_fast / Q
2023-08-17 01:04:05 +00:00
Ending point: wb_adr[5] / SP
The start point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------------
CmdUFMShift_fast FD1P3AX Q Out 1.044 1.044 r -
CmdUFMShift_fast Net - - - - 2
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 A In 0.000 1.044 r -
CmdUFMShift_fast_RNIG9JD1 ORCALUT4 Z Out 1.313 2.357 r -
un1_wb_rst14_i Net - - - - 17
wb_adr[5] FD1P3AX SP In 0.000 2.357 r -
============================================================================================
2023-08-17 01:04:05 +00:00
====================================
Detailed Report for Clock: RCLK
====================================
Starting Points with Worst Slack
********************************
Starting Arrival
Instance Reference Type Pin Net Time Slack
Clock
----------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
LEDEN RCLK FD1P3AX Q LEDEN 1.108 -0.876
2023-08-17 01:04:05 +00:00
Ready_fast RCLK FD1S3AX Q Ready_fast 1.256 -0.784
n8MEGEN RCLK FD1P3AX Q n8MEGEN 1.044 -0.572
2023-08-20 11:10:11 +00:00
InitReady RCLK FD1S3AX Q InitReady 1.321 9.535
FS[15] RCLK FD1S3AX Q FS[15] 1.180 9.677
FS[16] RCLK FD1S3AX Q FS[16] 1.180 9.677
FS[17] RCLK FD1S3AX Q FS[17] 1.180 9.677
S[1] RCLK FD1S3IX Q S[1] 1.244 9.913
S[0] RCLK FD1S3IX Q CO0 1.228 9.929
FS[12] RCLK FD1S3AX Q FS[12] 1.284 10.121
2023-08-17 01:04:05 +00:00
==================================================================================
Ending Points with Worst Slack
******************************
Starting Required
Instance Reference Type Pin Net Time Slack
Clock
------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
XOR8MEG RCLK FD1P3AX D XOR8MEG_3 1.462 -0.876
2023-08-17 01:04:05 +00:00
RBA_0io[0] RCLK OFS1P3DX D RBAd_0[0] 1.089 -0.784
RBA_0io[1] RCLK OFS1P3DX D RBAd_0[1] 1.089 -0.784
RowA[0] RCLK FD1S3AX D RowAd_0[0] 1.089 -0.784
RowA[1] RCLK FD1S3AX D RowAd_0[1] 1.089 -0.784
RowA[2] RCLK FD1S3AX D RowAd_0[2] 1.089 -0.784
RowA[3] RCLK FD1S3AX D RowAd_0[3] 1.089 -0.784
RowA[4] RCLK FD1S3AX D RowAd_0[4] 1.089 -0.784
RowA[5] RCLK FD1S3AX D RowAd_0[5] 1.089 -0.784
RowA[6] RCLK FD1S3AX D RowAd_0[6] 1.089 -0.784
====================================================================================
Worst Path Information
***********************
Path information for path number 1:
Requested Period: 1.000
2023-08-20 11:10:11 +00:00
- Setup time: -0.462
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.462
- Propagation time: 2.339
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -0.876
Number of logic level(s): 2
Starting point: LEDEN / Q
Ending point: XOR8MEG / D
The start point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
The end point is clocked by PHI2 [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
-----------------------------------------------------------------------------------
LEDEN FD1P3AX Q Out 1.108 1.108 r -
LEDEN Net - - - - 3
XOR8MEG_3_u_0_bm ORCALUT4 A In 0.000 1.108 r -
XOR8MEG_3_u_0_bm ORCALUT4 Z Out 1.017 2.125 f -
XOR8MEG_3_u_0_bm Net - - - - 1
XOR8MEG_3_u_0 PFUMX ALUT In 0.000 2.125 f -
XOR8MEG_3_u_0 PFUMX Z Out 0.214 2.339 f -
XOR8MEG_3 Net - - - - 1
XOR8MEG FD1P3AX D In 0.000 2.339 f -
===================================================================================
Path information for path number 2:
Requested Period: 1.000
2023-08-17 01:04:05 +00:00
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 1.873
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -0.784
Number of logic level(s): 1
Starting point: Ready_fast / Q
Ending point: RBA_0io[0] / D
The start point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
The end point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin SCLK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------
Ready_fast FD1S3AX Q Out 1.256 1.256 r -
Ready_fast Net - - - - 14
RBAd[0] ORCALUT4 B In 0.000 1.256 r -
RBAd[0] ORCALUT4 Z Out 0.617 1.873 r -
RBAd_0[0] Net - - - - 1
RBA_0io[0] OFS1P3DX D In 0.000 1.873 r -
=================================================================================
2023-08-20 11:10:11 +00:00
Path information for path number 3:
2023-08-17 01:04:05 +00:00
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 1.873
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -0.784
Number of logic level(s): 1
Starting point: Ready_fast / Q
Ending point: RowA[9] / D
The start point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
The end point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------
Ready_fast FD1S3AX Q Out 1.256 1.256 r -
Ready_fast Net - - - - 14
RowAd[9] ORCALUT4 B In 0.000 1.256 r -
RowAd[9] ORCALUT4 Z Out 0.617 1.873 f -
RowAd_0[9] Net - - - - 1
RowA[9] FD1S3AX D In 0.000 1.873 f -
=================================================================================
2023-08-20 11:10:11 +00:00
Path information for path number 4:
2023-08-17 01:04:05 +00:00
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 1.873
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -0.784
Number of logic level(s): 1
Starting point: Ready_fast / Q
Ending point: RowA[8] / D
The start point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
The end point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------
Ready_fast FD1S3AX Q Out 1.256 1.256 r -
Ready_fast Net - - - - 14
RowAd[8] ORCALUT4 B In 0.000 1.256 r -
RowAd[8] ORCALUT4 Z Out 0.617 1.873 r -
RowAd_0[8] Net - - - - 1
RowA[8] FD1S3AX D In 0.000 1.873 r -
=================================================================================
2023-08-20 11:10:11 +00:00
Path information for path number 5:
2023-08-17 01:04:05 +00:00
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 1.873
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -0.784
Number of logic level(s): 1
Starting point: Ready_fast / Q
Ending point: RBA_0io[1] / D
The start point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
The end point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin SCLK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------
Ready_fast FD1S3AX Q Out 1.256 1.256 r -
Ready_fast Net - - - - 14
RBAd[1] ORCALUT4 B In 0.000 1.256 r -
RBAd[1] ORCALUT4 Z Out 0.617 1.873 r -
RBAd_0[1] Net - - - - 1
RBA_0io[1] OFS1P3DX D In 0.000 1.873 r -
=================================================================================
====================================
Detailed Report for Clock: nCRAS
====================================
Starting Points with Worst Slack
********************************
Starting Arrival
Instance Reference Type Pin Net Time Slack
Clock
--------------------------------------------------------------------------------
CBR_fast nCRAS FD1S3AX Q CBR_fast 1.108 -1.725
CBR nCRAS FD1S3AX Q CBR 1.148 -1.693
FWEr nCRAS FD1S3AX Q FWEr 1.108 -1.653
FWEr_fast nCRAS FD1S3AX Q FWEr_fast 0.972 -1.589
================================================================================
Ending Points with Worst Slack
******************************
Starting Required
Instance Reference Type Pin Net Time Slack
Clock
----------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
nRCAS_0io nCRAS OFS1P3BX D N_249_i 1.089 -1.725
nRWE_0io nCRAS OFS1P3BX D N_37_i 1.089 -1.725
2023-08-17 01:04:05 +00:00
nRowColSel nCRAS FD1S3IX D nRowColSel_0_0 1.089 -1.693
RCKEEN nCRAS FD1S3AX D RCKEEN_8 1.089 -1.653
2023-08-20 11:10:11 +00:00
nRCS_0io nCRAS OFS1P3BX D N_28_i 1.089 -1.653
2023-08-17 01:04:05 +00:00
========================================================================================
Worst Path Information
***********************
Path information for path number 1:
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 2.813
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -1.725
Number of logic level(s): 2
Starting point: CBR_fast / Q
Ending point: nRCAS_0io / D
The start point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin SCLK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
----------------------------------------------------------------------------------------
CBR_fast FD1S3AX Q Out 1.108 1.108 r -
CBR_fast Net - - - - 3
nRCAS_0_sqmuxa_1_0_a3 ORCALUT4 A In 0.000 1.108 r -
nRCAS_0_sqmuxa_1_0_a3 ORCALUT4 Z Out 1.089 2.197 r -
nRCAS_0_sqmuxa_1 Net - - - - 2
nRCAS_0io_RNO ORCALUT4 B In 0.000 2.197 r -
nRCAS_0io_RNO ORCALUT4 Z Out 0.617 2.813 f -
2023-08-20 11:10:11 +00:00
N_249_i Net - - - - 1
2023-08-17 01:04:05 +00:00
nRCAS_0io OFS1P3BX D In 0.000 2.813 f -
========================================================================================
Path information for path number 2:
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 2.813
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -1.725
Number of logic level(s): 2
Starting point: CBR_fast / Q
Ending point: nRWE_0io / D
The start point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin SCLK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
----------------------------------------------------------------------------------------
CBR_fast FD1S3AX Q Out 1.108 1.108 r -
CBR_fast Net - - - - 3
nRCAS_0_sqmuxa_1_0_a3 ORCALUT4 A In 0.000 1.108 r -
nRCAS_0_sqmuxa_1_0_a3 ORCALUT4 Z Out 1.089 2.197 r -
nRCAS_0_sqmuxa_1 Net - - - - 2
nRWE_0io_RNO ORCALUT4 C In 0.000 2.197 r -
nRWE_0io_RNO ORCALUT4 Z Out 0.617 2.813 r -
2023-08-20 11:10:11 +00:00
N_37_i Net - - - - 1
2023-08-17 01:04:05 +00:00
nRWE_0io OFS1P3BX D In 0.000 2.813 r -
========================================================================================
Path information for path number 3:
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 2.781
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -1.693
Number of logic level(s): 2
Starting point: CBR / Q
Ending point: nRCAS_0io / D
The start point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin SCLK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
----------------------------------------------------------------------------------
CBR FD1S3AX Q Out 1.148 1.148 r -
CBR Net - - - - 4
nRCAS_0io_RNO_0 ORCALUT4 A In 0.000 1.148 r -
nRCAS_0io_RNO_0 ORCALUT4 Z Out 1.017 2.165 f -
nRCAS_0io_RNO_0 Net - - - - 1
nRCAS_0io_RNO ORCALUT4 C In 0.000 2.165 f -
nRCAS_0io_RNO ORCALUT4 Z Out 0.617 2.781 r -
2023-08-20 11:10:11 +00:00
N_249_i Net - - - - 1
2023-08-17 01:04:05 +00:00
nRCAS_0io OFS1P3BX D In 0.000 2.781 r -
==================================================================================
Path information for path number 4:
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 2.781
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -1.693
Number of logic level(s): 2
Starting point: CBR / Q
Ending point: nRowColSel / D
The start point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
--------------------------------------------------------------------------------------
CBR FD1S3AX Q Out 1.148 1.148 r -
CBR Net - - - - 4
nRowColSel_0_0_a3_0 ORCALUT4 B In 0.000 1.148 r -
nRowColSel_0_0_a3_0 ORCALUT4 Z Out 1.017 2.165 f -
2023-08-20 11:10:11 +00:00
N_265 Net - - - - 1
2023-08-17 01:04:05 +00:00
nRowColSel_0_0 ORCALUT4 B In 0.000 2.165 f -
nRowColSel_0_0 ORCALUT4 Z Out 0.617 2.781 f -
nRowColSel_0_0 Net - - - - 1
nRowColSel FD1S3IX D In 0.000 2.781 f -
======================================================================================
Path information for path number 5:
Requested Period: 1.000
- Setup time: -0.089
+ Clock delay at ending point: 0.000 (ideal)
= Required time: 1.089
- Propagation time: 2.741
- Clock delay at starting point: 0.000 (ideal)
= Slack (non-critical) : -1.653
Number of logic level(s): 2
Starting point: FWEr / Q
Ending point: RCKEEN / D
The start point is clocked by nCRAS [falling] (rise=0.000 fall=175.000 period=350.000) on pin CK
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------
FWEr FD1S3AX Q Out 1.108 1.108 r -
FWEr Net - - - - 3
RCKEEN_8_u_1_0 ORCALUT4 C In 0.000 1.108 r -
RCKEEN_8_u_1_0 ORCALUT4 Z Out 1.017 2.125 r -
RCKEEN_8_u_1_0 Net - - - - 1
RCKEEN_8_u ORCALUT4 C In 0.000 2.125 r -
RCKEEN_8_u ORCALUT4 Z Out 0.617 2.741 r -
RCKEEN_8 Net - - - - 1
RCKEEN FD1S3AX D In 0.000 2.741 r -
=================================================================================
====================================
Detailed Report for Clock: System
====================================
Starting Points with Worst Slack
********************************
Starting Arrival
Instance Reference Type Pin Net Time Slack
Clock
-----------------------------------------------------------------------------------------
2023-08-20 11:10:11 +00:00
ufmefb.EFBInst_0 System EFB WBACKO wb_ack 0.000 13.991
2023-08-17 01:04:05 +00:00
ufmefb.EFBInst_0 System EFB WBDATO0 wb_dato[0] 0.000 15.472
ufmefb.EFBInst_0 System EFB WBDATO1 wb_dato[1] 0.000 15.472
=========================================================================================
Ending Points with Worst Slack
******************************
2023-08-20 11:10:11 +00:00
Starting Required
Instance Reference Type Pin Net Time Slack
Clock
----------------------------------------------------------------------------------------------------------
LEDEN System FD1P3AX SP un1_FS_38_i 15.528 13.991
n8MEGEN System FD1P3AX SP un1_FS_38_i 15.528 13.991
wb_cyc_stb System FD1P3IX SP un1_wb_cyc_stb_2_sqmuxa_i_0_N_4_i 15.528 14.297
LEDEN System FD1P3AX D LEDEN_6 16.089 15.472
n8MEGEN System FD1P3AX D n8MEGEN_6 16.089 15.472
==========================================================================================================
2023-08-17 01:04:05 +00:00
Worst Path Information
***********************
Path information for path number 1:
Requested Period: 16.000
2023-08-20 11:10:11 +00:00
- Setup time: 0.472
2023-08-17 01:04:05 +00:00
+ Clock delay at ending point: 0.000 (ideal)
2023-08-20 11:10:11 +00:00
= Required time: 15.528
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
- Propagation time: 1.538
2023-08-17 01:04:05 +00:00
- Clock delay at starting point: 0.000 (ideal)
- Estimated clock delay at start point: -0.000
2023-08-20 11:10:11 +00:00
= Slack (non-critical) : 13.991
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Number of logic level(s): 2
Starting point: ufmefb.EFBInst_0 / WBACKO
Ending point: LEDEN / SP
2023-08-17 01:04:05 +00:00
The start point is clocked by System [rising]
The end point is clocked by RCLK [rising] (rise=0.000 fall=8.000 period=16.000) on pin CK
2023-08-20 11:10:11 +00:00
Instance / Net Pin Pin Arrival No. of
Name Type Name Dir Delay Time Fan Out(s)
---------------------------------------------------------------------------------------------
ufmefb.EFBInst_0 EFB WBACKO Out 0.000 0.000 r -
wb_ack Net - - - - 2
ufmefb.EFBInst_0_RNI9PBJ ORCALUT4 D In 0.000 0.000 r -
ufmefb.EFBInst_0_RNI9PBJ ORCALUT4 Z Out 0.449 0.449 r -
d_N_5_mux Net - - - - 1
CmdValid_fast_RNITQBM1 ORCALUT4 C In 0.000 0.449 r -
CmdValid_fast_RNITQBM1 ORCALUT4 Z Out 1.089 1.538 r -
un1_FS_38_i Net - - - - 2
LEDEN FD1P3AX SP In 0.000 1.538 r -
=============================================================================================
2023-08-17 01:04:05 +00:00
##### END OF TIMING REPORT #####]
Timing exceptions that could not be applied
2023-08-20 11:10:11 +00:00
Finished final timing analysis (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 201MB peak: 202MB)
2023-08-17 01:04:05 +00:00
2023-08-20 11:10:11 +00:00
Finished timing report (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 201MB peak: 202MB)
2023-08-17 01:04:05 +00:00
---------------------------------------
Resource Usage Report
Part: lcmxo2_640hc-4
2023-08-20 11:10:11 +00:00
Register bits: 111 of 640 (17%)
2023-08-17 01:04:05 +00:00
PIC Latch: 0
I/O cells: 63
Details:
BB: 8
CCU2D: 10
EFB: 1
2023-08-20 11:10:11 +00:00
FD1P3AX: 28
FD1P3IX: 2
FD1S3AX: 52
FD1S3IX: 4
2023-08-17 01:04:05 +00:00
GSR: 1
IB: 25
IFS1P3DX: 9
2023-08-20 11:10:11 +00:00
INV: 6
2023-08-17 01:04:05 +00:00
OB: 30
OFS1P3BX: 4
OFS1P3DX: 11
OFS1P3JX: 1
2023-08-20 11:10:11 +00:00
ORCALUT4: 199
PFUMX: 3
2023-08-17 01:04:05 +00:00
PUR: 1
VHI: 2
VLO: 2
Mapper successful!
2023-08-20 11:10:11 +00:00
At Mapper Exit (Real Time elapsed 0h:00m:03s; CPU Time elapsed 0h:00m:03s; Memory used current: 78MB peak: 202MB)
2023-08-17 01:04:05 +00:00
Process took 0h:00m:03s realtime, 0h:00m:03s cputime
2023-08-20 11:10:11 +00:00
# Sat Aug 19 21:54:55 2023
2023-08-17 01:04:05 +00:00
###########################################################]
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
<BR>
</PRE></FONT>
</BODY>
</HTML>