68030tk/Logic/68030_tk.rpt

1577 lines
62 KiB
Plaintext
Raw Normal View History

|--------------------------------------------|
|- ispLEVER Fitter Report File -|
|- Version 1.7.00.05.28.13 -|
|- (c)Copyright, Lattice Semiconductor 2002 -|
|--------------------------------------------|
Project_Summary
~~~~~~~~~~~~~~~
Project Name : 68030_tk
2014-05-15 20:19:03 +00:00
Project Path : C:\Users\Matze\Documents\GitHub\68030tk\Logic
2014-05-24 19:59:56 +00:00
Project Fitted on : Sat May 24 21:59:18 2014
Device : M4A5-128/64
Package : 100TQFP
Speed : -10
Partnumber : M4A5-128/64-10VC
Source Format : Pure_VHDL
// Project '68030_tk' was Fitted Successfully! //
Compilation_Times
~~~~~~~~~~~~~~~~~
Reading/DRC 0 sec
Partition 0 sec
Place 0 sec
Route 0 sec
Jedec/Report generation 0 sec
--------
Fitter 00:00:00
Design_Summary
~~~~~~~~~~~~~~
2014-05-24 19:59:56 +00:00
Total Input Pins : 30
Total Output Pins : 19
Total Bidir I/O Pins : 10
Total Flip-Flops : 48
Total Product Terms : 134
Total Reserved Pins : 0
Total Reserved Blocks : 0
Device_Resource_Summary
~~~~~~~~~~~~~~~~~~~~~~~
Total
Available Used Available Utilization
Dedicated Pins
Input-Only Pins 2 2 0 --> 100%
Clock/Input Pins 4 4 0 --> 100%
I/O Pins 64 53 11 --> 82%
2014-05-24 19:59:56 +00:00
Logic Macrocells 128 56 72 --> 43%
Input Registers 64 0 64 --> 0%
Unusable Macrocells .. 0 ..
2014-05-24 19:59:56 +00:00
CSM Outputs/Total Block Inputs 264 169 95 --> 64%
Logical Product Terms 640 137 503 --> 21%
Product Term Clusters 128 39 89 --> 30%

Blocks_Resource_Summary
~~~~~~~~~~~~~~~~~~~~~~~
# of PT
I/O Inp Macrocells Macrocells logic clusters
Fanin Pins Reg Used Unusable available PTs available Pwr
---------------------------------------------------------------------------------
Maximum 33 8 8 -- -- 16 80 16 -
---------------------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
Block A 18 7 0 7 0 9 15 12 Hi
Block B 17 8 0 7 0 9 17 11 Hi
Block C 17 8 0 7 0 9 15 11 Hi
Block D 30 8 0 7 0 9 28 8 Hi
Block E 20 3 0 7 0 9 8 15 Hi
Block F 23 4 0 7 0 9 21 11 Hi
Block G 19 7 0 7 0 9 19 10 Hi
Block H 25 8 0 7 0 9 14 11 Hi
---------------------------------------------------------------------------------
<Note> Four rightmost columns above reflect last status of the placement process.
<Note> Pwr (Power) : Hi = High
Lo = Low.

Optimizer_and_Fitter_Options
~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Pin Assignment : Yes
Group Assignment : No
Pin Reservation : No (1)
Block Reservation : No
@Ignore_Project_Constraints :
Pin Assignments : No
Keep Block Assignment --
Keep Segment Assignment --
Group Assignments : No
Macrocell Assignment : No
Keep Block Assignment --
Keep Segment Assignment --
@Backannotate_Project_Constraints
Pin Assignments : No
Pin And Block Assignments : No
Pin, Macrocell and Block : No
@Timing_Constraints : No
@Global_Project_Optimization :
Balanced Partitioning : Yes
Spread Placement : Yes
Note :
Pack Design :
Balanced Partitioning = No
Spread Placement = No
Spread Design :
Balanced Partitioning = Yes
Spread Placement = Yes
@Logic_Synthesis :
Logic Reduction : Yes
Node Collapsing : Yes
D/T Synthesis : Yes
Clock Optimization : No
Input Register Optimization : Yes
XOR Synthesis : Yes
Max. P-Term for Collapsing : 16
Max. P-Term for Splitting : 16
Max. Equation Fanin : 32
Keep Xor : Yes
@Utilization_options
Max. % of macrocells used : 100
Max. % of block inputs used : 100
Max. % of segment lines used : ---
Max. % of macrocells used : ---
@Import_Source_Constraint_Option No
2014-05-24 19:59:56 +00:00
@Zero_Hold_Time No
@Pull_up Yes
@User_Signature #H0
@Output_Slew_Rate Default = Fast(2)
@Power Default = High(2)
Device Options:
<Note> 1 : Reserved unused I/Os can be independently driven to Low or High, and does not
follow the drive level set for the Global Configure Unused I/O Option.
<Note> 2 : For user-specified constraints on individual signals, refer to the Output,
Bidir and Burried Signal Lists.

Pinout_Listing
~~~~~~~~~~~~~~
| Pin |Blk |Assigned|
Pin No| Type |Pad |Pin | Signal name
---------------------------------------------------------------
1 | GND | | |
2 | JTAG | | |
3 | I_O | B7 | * |RESET
4 | I_O | B6 | * |A_31_
5 | I_O | B5 | * |A_30_
6 | I_O | B4 | * |A_29_
7 | I_O | B3 | * |IPL_030_1_
8 | I_O | B2 | * |IPL_030_0_
9 | I_O | B1 | * |IPL_030_2_
10 | I_O | B0 | * |CLK_EXP
11 | CkIn | | * |CLK_000
12 | Vcc | | |
13 | GND | | |
2014-05-24 19:59:56 +00:00
14 | CkIn | | * |nEXP_SPACE
15 | I_O | C0 | * |A_28_
16 | I_O | C1 | * |A_27_
17 | I_O | C2 | * |A_26_
18 | I_O | C3 | * |A_25_
19 | I_O | C4 | * |A_24_
20 | I_O | C5 | * |AMIGA_BUS_ENABLE_LOW
21 | I_O | C6 | * |BG_030
22 | I_O | C7 | * |AVEC_EXP
23 | JTAG | | |
24 | JTAG | | |
25 | GND | | |
26 | GND | | |
27 | GND | | |
28 | I_O | D7 | * |BGACK_000
29 | I_O | D6 | * |BG_000
30 | I_O | D5 | * |DTACK
31 | I_O | D4 | * |LDS_000
32 | I_O | D3 | * |UDS_000
33 | I_O | D2 | * |AS_000
34 | I_O | D1 | * |AMIGA_BUS_ENABLE
35 | I_O | D0 | * |VMA
36 | Inp | | * |VPA
37 | Vcc | | |
38 | GND | | |
39 | GND | | |
40 | Vcc | | |
41 | I_O | E0 | * |BERR
42 | I_O | E1 | |
43 | I_O | E2 | |
44 | I_O | E3 | |
45 | I_O | E4 | |
46 | I_O | E5 | |
47 | I_O | E6 | * |CIIN
48 | I_O | E7 | * |AMIGA_BUS_DATA_DIR
49 | GND | | |
50 | GND | | |
51 | GND | | |
52 | JTAG | | |
53 | I_O | F7 | |
54 | I_O | F6 | |
55 | I_O | F5 | |
56 | I_O | F4 | * |IPL_1_
57 | I_O | F3 | * |FC_0_
58 | I_O | F2 | * |FC_1_
59 | I_O | F1 | * |A_17_
60 | I_O | F0 | |
61 | CkIn | | * |CLK_OSZI
62 | Vcc | | |
63 | GND | | |
64 | CkIn | | * |CLK_030
65 | I_O | G0 | * |CLK_DIV_OUT
66 | I_O | G1 | * |E
67 | I_O | G2 | * |IPL_0_
68 | I_O | G3 | * |IPL_2_
2014-05-24 19:59:56 +00:00
69 | I_O | G4 | * |A0
70 | I_O | G5 | * |SIZE_0_
71 | I_O | G6 | * |RW
72 | I_O | G7 | |
73 | JTAG | | |
74 | JTAG | | |
75 | GND | | |
76 | GND | | |
77 | GND | | |
78 | I_O | H7 | * |FPU_CS
79 | I_O | H6 | * |SIZE_1_
80 | I_O | H5 | * |DSACK_0_
81 | I_O | H4 | * |DSACK_1_
82 | I_O | H3 | * |AS_030
83 | I_O | H2 | * |BGACK_030
84 | I_O | H1 | * |A_23_
85 | I_O | H0 | * |A_22_
86 | Inp | | * |RST
87 | Vcc | | |
88 | GND | | |
89 | GND | | |
90 | Vcc | | |
91 | I_O | A0 | |
92 | I_O | A1 | * |AVEC
93 | I_O | A2 | * |A_20_
94 | I_O | A3 | * |A_21_
95 | I_O | A4 | * |A_18_
96 | I_O | A5 | * |A_16_
97 | I_O | A6 | * |A_19_
98 | I_O | A7 | * |DS_030
99 | GND | | |
100 | GND | | |
---------------------------------------------------------------------------
<Note> Blk Pad : This notation refers to the Block I/O pad number in the device.
<Note> Assigned Pin : user or dedicated input assignment (E.g. Clock pins).
<Note> Pin Type :
CkIn : Dedicated input or clock pin
CLK : Dedicated clock pin
INP : Dedicated input pin
JTAG : JTAG Control and test pin
NC : No connected

Input_Signal_List
~~~~~~~~~~~~~~~~~
P R
Pin r e O Input
Pin Blk PTs Type e s E Fanout Pwr Slew Signal
----------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
96 A . I/O -----F-H Hi Fast A_16_
59 F . I/O -----F-H Hi Fast A_17_
95 A . I/O -----F-H Hi Fast A_18_
97 A . I/O -----F-H Hi Fast A_19_
93 A . I/O ----E--- Hi Fast A_20_
94 A . I/O ----E--- Hi Fast A_21_
85 H . I/O ----E--- Hi Fast A_22_
84 H . I/O ----E--- Hi Fast A_23_
19 C . I/O ----E--- Hi Fast A_24_
18 C . I/O ----E--- Hi Fast A_25_
17 C . I/O ----E--- Hi Fast A_26_
16 C . I/O ----E--- Hi Fast A_27_
15 C . I/O ----E--- Hi Fast A_28_
6 B . I/O ----E--- Hi Fast A_29_
5 B . I/O ----E--- Hi Fast A_30_
4 B . I/O ----E--- Hi Fast A_31_
2014-05-24 19:59:56 +00:00
28 D . I/O -----F-H Hi Fast BGACK_000
21 C . I/O ---D---- Hi Fast BG_030
2014-05-24 19:59:56 +00:00
57 F . I/O -----F-H Hi Fast FC_0_
58 F . I/O -----F-H Hi Fast FC_1_
67 G . I/O -B------ Hi Fast IPL_0_
56 F . I/O -B------ Hi Fast IPL_1_
68 G . I/O -B------ Hi Fast IPL_2_
2014-05-24 19:59:56 +00:00
71 G . I/O A--DE--- Hi Fast RW
11 . . Ck/I ---DE--- - Fast CLK_000
14 . . Ck/I A--D-FGH - Fast nEXP_SPACE
36 . . Ded --CD---- - Fast VPA
61 . . Ck/I ABCDEFGH - Fast CLK_OSZI
64 . . Ck/I A----FGH - Fast CLK_030
86 . . Ded ABCDEFGH - Fast RST
----------------------------------------------------------------------
<Note> Power : Hi = High
MH = Medium High
ML = Medium Low
Lo = Low

Output_Signal_List
~~~~~~~~~~~~~~~~~~
P R
Pin r e O Output
Pin Blk PTs Type e s E Fanout Pwr Slew Signal
----------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
48 E 2 COM -------- Hi Fast AMIGA_BUS_DATA_DIR
34 D 7 DFF * * -------- Hi Fast AMIGA_BUS_ENABLE
20 C 1 COM -------- Hi Fast AMIGA_BUS_ENABLE_LOW
92 A 1 COM -------- Hi Fast AVEC
22 C 1 COM -------- Hi Fast AVEC_EXP
41 E 1 COM -------- Hi Fast BERR
83 H 2 DFF * * -------- Hi Fast BGACK_030
2014-05-24 17:59:59 +00:00
29 D 2 DFF * * -------- Hi Fast BG_000
47 E 1 COM -------- Hi Fast CIIN
65 G 1 DFF * * -------- Hi Fast CLK_DIV_OUT
2014-05-15 20:51:43 +00:00
10 B 1 DFF * * -------- Hi Fast CLK_EXP
80 H 1 COM -------- Hi Fast DSACK_0_
2014-05-24 14:03:26 +00:00
66 G 3 DFF * * -------- Hi Fast E
78 H 2 DFF * * -------- Hi Fast FPU_CS
8 B 3 DFF * * -------- Hi Fast IPL_030_0_
7 B 3 DFF * * -------- Hi Fast IPL_030_1_
9 B 3 DFF * * -------- Hi Fast IPL_030_2_
3 B 1 DFF * * -------- Hi Fast RESET
2014-05-24 14:03:26 +00:00
35 D 2 DFF * * -------- Hi Fast VMA
----------------------------------------------------------------------
<Note> Power : Hi = High
MH = Medium High
ML = Medium Low
Lo = Low

Bidir_Signal_List
~~~~~~~~~~~~~~~~~
P R
Pin r e O Bidir
Pin Blk PTs Type e s E Fanout Pwr Slew Signal
----------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
69 G 2 DFF * * ---D---- Hi Fast A0
33 D 2 DFF * * A-----GH Hi Fast AS_000
82 H 3 DFF * * --CD-F-H Hi Fast AS_030
2014-05-15 20:19:03 +00:00
81 H 2 DFF * * ---D---- Hi Fast DSACK_1_
2014-05-24 19:59:56 +00:00
98 A 5 DFF * * ---D---- Hi Fast DS_030
30 D 1 COM --C----- Hi Fast DTACK
31 D 8 DFF * * A-----GH Hi Fast LDS_000
70 G 2 DFF * * ---D---- Hi Fast SIZE_0_
79 H 3 DFF * * ---D---- Hi Fast SIZE_1_
32 D 5 DFF * * A-----GH Hi Fast UDS_000
----------------------------------------------------------------------
<Note> Power : Hi = High
MH = Medium High
ML = Medium Low
Lo = Low

Buried_Signal_List
~~~~~~~~~~~~~~~~~~
P R
Pin r e O Node
#Mc Blk PTs Type e s E Fanout Pwr Slew Signal
----------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
C1 C 2 DFF * * A-C----- Hi Fast CLK_CNT_N_0_
A9 A 1 DFF * * --C----- Hi Fast CLK_CNT_N_1_
G5 G 2 DFF * * --C-E-G- Hi Fast CLK_CNT_P_0_
E5 E 1 DFF * * --C---G- Hi Fast CLK_CNT_P_1_
G8 G 2 DFF * * ------G- Hi - RN_A0 --> A0
D5 D 7 DFF * * ---D---- Hi - RN_AMIGA_BUS_ENABLE --> AMIGA_BUS_ENABLE
D4 D 2 DFF * * ---D-F-- Hi - RN_AS_000 --> AS_000
H8 H 3 DFF * * A------H Hi - RN_AS_030 --> AS_030
H4 H 2 DFF * * A--DEFGH Hi - RN_BGACK_030 --> BGACK_030
2014-05-24 17:59:59 +00:00
D13 D 2 DFF * * ---D---- Hi - RN_BG_000 --> BG_000
2014-05-24 19:59:56 +00:00
H12 H 2 DFF * * -------H Hi - RN_DSACK_1_ --> DSACK_1_
A0 A 5 DFF * * A------- Hi - RN_DS_030 --> DS_030
G4 G 3 DFF * * --CD--G- Hi - RN_E --> E
H1 H 2 DFF * * --C-E--H Hi - RN_FPU_CS --> FPU_CS
B8 B 3 DFF * * -B------ Hi - RN_IPL_030_0_ --> IPL_030_0_
B12 B 3 DFF * * -B------ Hi - RN_IPL_030_1_ --> IPL_030_1_
B4 B 3 DFF * * -B------ Hi - RN_IPL_030_2_ --> IPL_030_2_
2014-05-24 13:17:08 +00:00
D8 D 8 DFF * * ---D---- Hi - RN_LDS_000 --> LDS_000
2014-05-24 19:59:56 +00:00
G0 G 2 DFF * * ------G- Hi - RN_SIZE_0_ --> SIZE_0_
H0 H 3 DFF * * -------H Hi - RN_SIZE_1_ --> SIZE_1_
2014-05-24 13:17:08 +00:00
D12 D 5 DFF * * ---D---- Hi - RN_UDS_000 --> UDS_000
2014-05-24 19:59:56 +00:00
D1 D 2 DFF * * --CD---- Hi - RN_VMA --> VMA
F1 F 4 DFF * * ---D-F-- Hi Fast SM_AMIGA_0_
B5 B 3 DFF * * -B---F-H Hi Fast SM_AMIGA_1_
B9 B 3 DFF * * -B------ Hi Fast SM_AMIGA_2_
C8 C 3 DFF * * -BC----- Hi Fast SM_AMIGA_3_
A12 A 2 DFF * * A-CD---- Hi Fast SM_AMIGA_4_
A1 A 2 DFF * * A--D---- Hi Fast SM_AMIGA_5_
F8 F 2 DFF * * A--D-F-- Hi Fast SM_AMIGA_6_
F12 F 5 DFF * * ---D-F-- Hi Fast SM_AMIGA_7_
A8 A 3 DFF * * A--D--G- Hi Fast cpu_est_0_
G12 G 4 TFF * * --CD--G- Hi Fast cpu_est_1_
G9 G 3 DFF * * ---D--G- Hi Fast cpu_est_2_
F5 F 7 DFF * * -----F-- Hi Fast inst_AS_030_000_SYNC
F4 F 1 DFF * * A--D--GH Hi Fast inst_BGACK_030_INT_D
E8 E 1 DFF * * ABCD-FGH Hi Fast inst_CLK_000_D0
F0 F 1 DFF * * AB----GH Hi Fast inst_CLK_000_D1
A5 A 1 DFF * * ----EF-- Hi Fast inst_CLK_000_D2
E9 E 1 DFF * * -----F-- Hi Fast inst_CLK_000_D3
F9 F 1 DFF * * ----E--- Hi Fast inst_CLK_000_D4
E1 E 1 DFF * * -B---F-H Hi Fast inst_CLK_000_D5
H5 H 1 DFF * * -B---F-H Hi Fast inst_CLK_000_D6
C4 C 4 DFF * * -B----G- Hi Fast inst_CLK_OUT_PRE
C9 C 2 DFF * * -BC----- Hi Fast inst_DTACK_SYNC
C5 C 2 DFF * * -BC----- Hi Fast inst_VPA_SYNC
----------------------------------------------------------------------
<Note> Power : Hi = High
MH = Medium High
ML = Medium Low
Lo = Low

Signals_Fanout_List
~~~~~~~~~~~~~~~~~~~
Signal Source : Fanout List
-----------------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
IPL_1_{ G}: IPL_030_1_{ B}
IPL_0_{ H}: IPL_030_0_{ B}
2014-05-15 20:19:03 +00:00
A_31_{ C}: CIIN{ E}
2014-05-24 19:59:56 +00:00
FC_0_{ G}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
2014-05-24 14:03:26 +00:00
IPL_2_{ H}: IPL_030_2_{ B}
2014-05-24 19:59:56 +00:00
FC_1_{ G}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
nEXP_SPACE{. }: DTACK{ D} SIZE_1_{ H} DSACK_1_{ H}
: AS_030{ H} DS_030{ A} A0{ G}
: BG_000{ D}AMIGA_BUS_ENABLE{ D} SIZE_0_{ G}
:inst_AS_030_000_SYNC{ F} SM_AMIGA_6_{ F} SM_AMIGA_7_{ F}
BG_030{ D}: BG_000{ D}
BGACK_000{ E}: BGACK_030{ H} FPU_CS{ H}inst_AS_030_000_SYNC{ F}
CLK_030{. }: SIZE_1_{ H} AS_030{ H} DS_030{ A}
: A0{ G} FPU_CS{ H} SIZE_0_{ G}
:inst_AS_030_000_SYNC{ F}
CLK_000{. }: BG_000{ D}inst_CLK_000_D0{ E}
DTACK{ E}:inst_DTACK_SYNC{ C}
VPA{. }: VMA{ D}inst_DTACK_SYNC{ C} inst_VPA_SYNC{ C}
RST{. }: CLK_DIV_OUT{ G} IPL_030_1_{ B} IPL_030_0_{ B}
: SIZE_1_{ H} IPL_030_2_{ B} DSACK_1_{ H}
: AS_030{ H} AS_000{ D} DS_030{ A}
: UDS_000{ D} LDS_000{ D} A0{ G}
: BG_000{ D} BGACK_030{ H} CLK_EXP{ B}
: FPU_CS{ H} E{ G} VMA{ D}
: RESET{ B}AMIGA_BUS_ENABLE{ D} SIZE_0_{ G}
:inst_AS_030_000_SYNC{ F}inst_BGACK_030_INT_D{ F}inst_DTACK_SYNC{ C}
: inst_VPA_SYNC{ C}inst_CLK_000_D0{ E}inst_CLK_000_D1{ F}
:inst_CLK_000_D2{ A}inst_CLK_000_D6{ H} SM_AMIGA_5_{ A}
: SM_AMIGA_6_{ F}inst_CLK_000_D3{ E}inst_CLK_000_D5{ E}
: SM_AMIGA_3_{ C} SM_AMIGA_0_{ F} SM_AMIGA_1_{ B}
: CLK_CNT_N_0_{ C} CLK_CNT_N_1_{ A} CLK_CNT_P_0_{ G}
: CLK_CNT_P_1_{ E}inst_CLK_000_D4{ F} SM_AMIGA_7_{ F}
: SM_AMIGA_4_{ A}inst_CLK_OUT_PRE{ C} SM_AMIGA_2_{ B}
: cpu_est_0_{ A} cpu_est_1_{ G} cpu_est_2_{ G}
RW{ H}:AMIGA_BUS_DATA_DIR{ E} DS_030{ A} UDS_000{ D}
: LDS_000{ D}
2014-05-22 13:00:48 +00:00
A_30_{ C}: CIIN{ E}
2014-05-15 20:51:43 +00:00
A_29_{ C}: CIIN{ E}
A_28_{ D}: CIIN{ E}
2014-05-24 14:13:20 +00:00
A_27_{ D}: CIIN{ E}
A_26_{ D}: CIIN{ E}
A_25_{ D}: CIIN{ E}
2014-05-24 14:13:20 +00:00
A_24_{ D}: CIIN{ E}
A_23_{ I}: CIIN{ E}
A_22_{ I}: CIIN{ E}
2014-05-24 14:13:20 +00:00
A_21_{ B}: CIIN{ E}
2014-05-24 13:17:08 +00:00
A_20_{ B}: CIIN{ E}
2014-05-24 19:59:56 +00:00
A_19_{ B}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
A_18_{ B}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
A_17_{ G}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
A_16_{ B}: FPU_CS{ H}inst_AS_030_000_SYNC{ F}
RN_IPL_030_1_{ C}: IPL_030_1_{ B}
RN_IPL_030_0_{ C}: IPL_030_0_{ B}
SIZE_1_{ I}: LDS_000{ D}
RN_SIZE_1_{ I}: SIZE_1_{ H}
RN_IPL_030_2_{ C}: IPL_030_2_{ B}
DSACK_1_{ I}: DTACK{ D}
RN_DSACK_1_{ I}: DSACK_1_{ H}
2014-05-24 19:59:56 +00:00
AS_030{ I}: DSACK_1_{ H} AS_000{ D} UDS_000{ D}
: LDS_000{ D} BG_000{ D} FPU_CS{ H}
:inst_AS_030_000_SYNC{ F}inst_DTACK_SYNC{ C} inst_VPA_SYNC{ C}
RN_AS_030{ I}: AS_030{ H} DS_030{ A}
AS_000{ E}: SIZE_1_{ H} AS_030{ H} DS_030{ A}
: A0{ G} SIZE_0_{ G}
RN_AS_000{ E}: AS_000{ D} VMA{ D}AMIGA_BUS_ENABLE{ D}
: SM_AMIGA_0_{ F} SM_AMIGA_7_{ F}
DS_030{ B}: UDS_000{ D} LDS_000{ D}
RN_DS_030{ B}: DS_030{ A}
UDS_000{ E}: SIZE_1_{ H} AS_030{ H} DS_030{ A}
: A0{ G} SIZE_0_{ G}
RN_UDS_000{ E}: UDS_000{ D}
2014-05-24 19:59:56 +00:00
LDS_000{ E}: SIZE_1_{ H} AS_030{ H} DS_030{ A}
: A0{ G} SIZE_0_{ G}
RN_LDS_000{ E}: LDS_000{ D}
2014-05-24 19:59:56 +00:00
A0{ H}: UDS_000{ D} LDS_000{ D}
RN_A0{ H}: A0{ G}
2014-05-24 17:59:59 +00:00
RN_BG_000{ E}: BG_000{ D}
2014-05-24 19:59:56 +00:00
RN_BGACK_030{ I}: DTACK{ D}AMIGA_BUS_DATA_DIR{ E} SIZE_1_{ H}
: AS_030{ H} AS_000{ D} DS_030{ A}
: UDS_000{ D} LDS_000{ D} A0{ G}
: BGACK_030{ H}AMIGA_BUS_ENABLE{ D} SIZE_0_{ G}
:inst_BGACK_030_INT_D{ F}
RN_FPU_CS{ I}: BERR{ E} AVEC_EXP{ C} FPU_CS{ H}
2014-05-24 19:59:56 +00:00
RN_E{ H}: E{ G} VMA{ D} inst_VPA_SYNC{ C}
: cpu_est_1_{ G} cpu_est_2_{ G}
RN_VMA{ E}: VMA{ D} inst_VPA_SYNC{ C}
2014-05-19 05:35:45 +00:00
RN_AMIGA_BUS_ENABLE{ E}:AMIGA_BUS_ENABLE{ D}
2014-05-24 19:59:56 +00:00
SIZE_0_{ H}: LDS_000{ D}
RN_SIZE_0_{ H}: SIZE_0_{ G}
inst_AS_030_000_SYNC{ G}:inst_AS_030_000_SYNC{ F} SM_AMIGA_6_{ F} SM_AMIGA_7_{ F}
inst_BGACK_030_INT_D{ G}: SIZE_1_{ H} AS_030{ H} DS_030{ A}
: A0{ G}AMIGA_BUS_ENABLE{ D} SIZE_0_{ G}
inst_DTACK_SYNC{ D}:inst_DTACK_SYNC{ C} SM_AMIGA_3_{ C} SM_AMIGA_2_{ B}
inst_VPA_SYNC{ D}: inst_VPA_SYNC{ C} SM_AMIGA_3_{ C} SM_AMIGA_2_{ B}
inst_CLK_000_D0{ F}: IPL_030_1_{ B} IPL_030_0_{ B} IPL_030_2_{ B}
: BGACK_030{ H} E{ G} VMA{ D}
:AMIGA_BUS_ENABLE{ D}inst_DTACK_SYNC{ C} inst_VPA_SYNC{ C}
:inst_CLK_000_D1{ F} SM_AMIGA_5_{ A} SM_AMIGA_6_{ F}
: SM_AMIGA_3_{ C} SM_AMIGA_0_{ F} SM_AMIGA_1_{ B}
: SM_AMIGA_7_{ F} SM_AMIGA_4_{ A} SM_AMIGA_2_{ B}
: cpu_est_0_{ A} cpu_est_1_{ G} cpu_est_2_{ G}
inst_CLK_000_D1{ G}: IPL_030_1_{ B} IPL_030_0_{ B} IPL_030_2_{ B}
: BGACK_030{ H} E{ G}inst_CLK_000_D2{ A}
: cpu_est_0_{ A} cpu_est_1_{ G} cpu_est_2_{ G}
inst_CLK_000_D2{ B}: SM_AMIGA_6_{ F}inst_CLK_000_D3{ E} SM_AMIGA_7_{ F}
inst_CLK_000_D6{ I}: DSACK_1_{ H}inst_AS_030_000_SYNC{ F} SM_AMIGA_0_{ F}
: SM_AMIGA_1_{ B}
SM_AMIGA_5_{ B}: AS_000{ D} UDS_000{ D} LDS_000{ D}
: SM_AMIGA_5_{ A} SM_AMIGA_4_{ A}
SM_AMIGA_6_{ G}:AMIGA_BUS_ENABLE{ D}inst_AS_030_000_SYNC{ F} SM_AMIGA_5_{ A}
: SM_AMIGA_6_{ F} SM_AMIGA_7_{ F}
inst_CLK_000_D3{ F}: SM_AMIGA_6_{ F}inst_CLK_000_D4{ F} SM_AMIGA_7_{ F}
inst_CLK_000_D5{ F}: DSACK_1_{ H}inst_AS_030_000_SYNC{ F}inst_CLK_000_D6{ H}
: SM_AMIGA_0_{ F} SM_AMIGA_1_{ B}
SM_AMIGA_3_{ D}:inst_DTACK_SYNC{ C} inst_VPA_SYNC{ C} SM_AMIGA_3_{ C}
2014-05-24 14:03:26 +00:00
: SM_AMIGA_2_{ B}
2014-05-24 19:59:56 +00:00
SM_AMIGA_0_{ G}:AMIGA_BUS_ENABLE{ D} SM_AMIGA_0_{ F} SM_AMIGA_7_{ F}
SM_AMIGA_1_{ C}: DSACK_1_{ H}inst_AS_030_000_SYNC{ F} SM_AMIGA_0_{ F}
: SM_AMIGA_1_{ B}
CLK_CNT_N_0_{ D}: CLK_CNT_N_0_{ C} CLK_CNT_N_1_{ A}inst_CLK_OUT_PRE{ C}
CLK_CNT_N_1_{ B}: CLK_CNT_N_0_{ C}inst_CLK_OUT_PRE{ C}
CLK_CNT_P_0_{ H}: CLK_CNT_P_0_{ G} CLK_CNT_P_1_{ E}inst_CLK_OUT_PRE{ C}
CLK_CNT_P_1_{ F}: CLK_CNT_P_0_{ G}inst_CLK_OUT_PRE{ C}
inst_CLK_000_D4{ G}:inst_CLK_000_D5{ E}
SM_AMIGA_7_{ G}: BG_000{ D}inst_AS_030_000_SYNC{ F} SM_AMIGA_6_{ F}
: SM_AMIGA_7_{ F}
SM_AMIGA_4_{ B}: UDS_000{ D} LDS_000{ D} SM_AMIGA_3_{ C}
: SM_AMIGA_4_{ A}
inst_CLK_OUT_PRE{ D}: CLK_DIV_OUT{ G} CLK_EXP{ B}
SM_AMIGA_2_{ C}: SM_AMIGA_1_{ B} SM_AMIGA_2_{ B}
cpu_est_0_{ B}: E{ G} VMA{ D} cpu_est_0_{ A}
: cpu_est_1_{ G} cpu_est_2_{ G}
cpu_est_1_{ H}: E{ G} VMA{ D} inst_VPA_SYNC{ C}
: cpu_est_1_{ G} cpu_est_2_{ G}
cpu_est_2_{ H}: E{ G} VMA{ D} cpu_est_1_{ G}
: cpu_est_2_{ G}
-----------------------------------------------------------------------------
<Note> {.} : Indicates block location of signal

Set_Reset_Summary
~~~~~~~~~~~~~~~~~
Block A
2014-05-24 19:59:56 +00:00
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | DS_030
| | | | | AVEC
2014-05-24 19:59:56 +00:00
| * | S | BR | BS | cpu_est_0_
| * | S | BR | BS | SM_AMIGA_4_
| * | S | BR | BS | SM_AMIGA_5_
| * | S | BS | BR | inst_CLK_000_D2
| * | S | BS | BR | RN_DS_030
| * | S | BS | BR | CLK_CNT_N_1_
| | | | | A_19_
| | | | | A_16_
| | | | | A_18_
| | | | | A_21_
| | | | | A_20_
Block B
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
| * | S | BS | BR | IPL_030_2_
| * | S | BS | BR | IPL_030_0_
| * | S | BS | BR | IPL_030_1_
2014-05-24 14:03:26 +00:00
| * | S | BR | BS | CLK_EXP
| * | S | BR | BS | RESET
2014-05-24 19:59:56 +00:00
| * | S | BR | BS | SM_AMIGA_1_
| * | S | BS | BR | RN_IPL_030_2_
| * | S | BS | BR | RN_IPL_030_0_
| * | S | BS | BR | RN_IPL_030_1_
2014-05-24 19:59:56 +00:00
| * | S | BR | BS | SM_AMIGA_2_
| | | | | A_29_
| | | | | A_30_
| | | | | A_31_
Block C
2014-05-24 19:59:56 +00:00
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
| | | | | AVEC_EXP
| | | | | AMIGA_BUS_ENABLE_LOW
2014-05-24 19:59:56 +00:00
| * | S | BR | BS | inst_CLK_OUT_PRE
| * | S | BR | BS | SM_AMIGA_3_
| * | S | BR | BS | CLK_CNT_N_0_
| * | S | BS | BR | inst_VPA_SYNC
| * | S | BS | BR | inst_DTACK_SYNC
| | | | | BG_030
| | | | | A_24_
| | | | | A_25_
| | | | | A_26_
| | | | | A_27_
| | | | | A_28_
Block D
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
| * | S | BS | BR | LDS_000
2014-05-15 20:19:03 +00:00
| * | S | BS | BR | UDS_000
| * | S | BS | BR | AS_000
2014-05-24 19:59:56 +00:00
| | | | | DTACK
| * | S | BS | BR | AMIGA_BUS_ENABLE
| * | S | BS | BR | VMA
2014-05-24 13:17:08 +00:00
| * | S | BS | BR | BG_000
2014-05-15 20:19:03 +00:00
| * | S | BS | BR | RN_VMA
2014-05-22 13:00:48 +00:00
| * | S | BS | BR | RN_AS_000
2014-05-15 20:19:03 +00:00
| * | S | BS | BR | RN_LDS_000
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | RN_AMIGA_BUS_ENABLE
| * | S | BS | BR | RN_UDS_000
2014-05-24 17:59:59 +00:00
| * | S | BS | BR | RN_BG_000
| | | | | BGACK_000
Block E
2014-05-24 19:59:56 +00:00
block level set pt : GND
block level reset pt : !RST
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
| | | | | AMIGA_BUS_DATA_DIR
| | | | | CIIN
| | | | | BERR
2014-05-24 19:59:56 +00:00
| * | S | BR | BS | inst_CLK_000_D0
| * | S | BR | BS | inst_CLK_000_D5
| * | S | BS | BR | CLK_CNT_P_1_
| * | S | BR | BS | inst_CLK_000_D3
Block F
2014-05-24 19:59:56 +00:00
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | inst_CLK_000_D1
| * | S | BS | BR | inst_BGACK_030_INT_D
| * | S | BR | BS | SM_AMIGA_6_
| * | S | BS | BR | SM_AMIGA_7_
| * | S | BR | BS | SM_AMIGA_0_
| * | S | BS | BR | inst_AS_030_000_SYNC
| * | S | BS | BR | inst_CLK_000_D4
| | | | | A_17_
| | | | | FC_1_
| | | | | FC_0_
| | | | | IPL_1_
Block G
2014-05-24 19:59:56 +00:00
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | SIZE_0_
| * | S | BS | BR | A0
| * | S | BR | BS | E
| * | S | BR | BS | CLK_DIV_OUT
| * | S | BR | BS | cpu_est_1_
| * | S | BR | BS | RN_E
| * | S | BR | BS | CLK_CNT_P_0_
| * | S | BR | BS | cpu_est_2_
| * | S | BS | BR | RN_SIZE_0_
| * | S | BS | BR | RN_A0
| | | | | RW
| | | | | IPL_2_
| | | | | IPL_0_
Block H
block level set pt : !RST
block level reset pt : GND
Equations :
| | |Block|Block| Signal
| Reg |Mode |Set |Reset| Name
+-----+-----+-----+-----+------------------------
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | AS_030
| * | S | BS | BR | SIZE_1_
| * | S | BS | BR | DSACK_1_
| * | S | BS | BR | BGACK_030
| * | S | BS | BR | FPU_CS
| | | | | DSACK_0_
2014-05-24 17:59:59 +00:00
| * | S | BS | BR | RN_BGACK_030
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | RN_FPU_CS
2014-05-24 17:59:59 +00:00
| * | S | BS | BR | inst_CLK_000_D6
2014-05-24 19:59:56 +00:00
| * | S | BS | BR | RN_AS_030
| * | S | BS | BR | RN_SIZE_1_
2014-05-24 17:59:59 +00:00
| * | S | BS | BR | RN_DSACK_1_
| | | | | A_22_
| | | | | A_23_
<Note> (S) means the macrocell is configured in synchronous mode
i.e. it uses the block-level set and reset pt.
(A) means the macrocell is configured in asynchronous mode
i.e. it can have its independant set or reset pt.
(BS) means the block-level set pt is selected.
(BR) means the block-level reset pt is selected.

2014-05-24 19:59:56 +00:00
BLOCK_A_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
mx A0 RST pin 86 mx A17 ... ...
mx A1 CLK_CNT_N_0_ mcell C1 mx A18 cpu_est_0_ mcell A8
mx A2 SM_AMIGA_6_ mcell F8 mx A19 ... ...
mx A3 RN_AS_030 mcell H8 mx A20 RN_BGACK_030 mcell H4
mx A4 CLK_030 pin 64 mx A21 ... ...
mx A5 nEXP_SPACE pin 14 mx A22 ... ...
mx A6 ... ... mx A23 AS_000 pin 33
mx A7 ... ... mx A24 SM_AMIGA_4_ mcell A12
mx A8 RW pin 71 mx A25 inst_CLK_000_D1 mcell F0
mx A9 SM_AMIGA_5_ mcell A1 mx A26 ... ...
mx A10inst_BGACK_030_INT_D mcell F4 mx A27 LDS_000 pin 31
mx A11 ... ... mx A28 ... ...
mx A12 UDS_000 pin 32 mx A29 ... ...
mx A13 ... ... mx A30 ... ...
mx A14 ... ... mx A31 ... ...
mx A15 RN_DS_030 mcell A0 mx A32 ... ...
mx A16 inst_CLK_000_D0 mcell E8
----------------------------------------------------------------------------
BLOCK_B_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx B0 IPL_0_ pin 67 mx B17 ... ...
mx B1 RN_IPL_030_1_ mcell B12 mx B18 ... ...
mx B2 ... ... mx B19 ... ...
mx B3 IPL_1_ pin 56 mx B20 ... ...
mx B4 inst_CLK_000_D6 mcell H5 mx B21 RST pin 86
mx B5 inst_CLK_000_D5 mcell E1 mx B22 IPL_2_ pin 68
mx B6 SM_AMIGA_2_ mcell B9 mx B23 ... ...
mx B7 inst_VPA_SYNC mcell C5 mx B24 ... ...
mx B8 RN_IPL_030_0_ mcell B8 mx B25 inst_CLK_000_D1 mcell F0
mx B9 ... ... mx B26 ... ...
mx B10 ... ... mx B27 RN_IPL_030_2_ mcell B4
mx B11 ... ... mx B28 SM_AMIGA_1_ mcell B5
mx B12 ... ... mx B29 ... ...
mx B13 inst_DTACK_SYNC mcell C9 mx B30 inst_CLK_000_D0 mcell E8
mx B14inst_CLK_OUT_PRE mcell C4 mx B31 ... ...
2014-05-24 14:03:26 +00:00
mx B15 ... ... mx B32 ... ...
2014-05-24 19:59:56 +00:00
mx B16 SM_AMIGA_3_ mcell C8
----------------------------------------------------------------------------
BLOCK_C_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx C0 RST pin 86 mx C17 RN_VMA mcell D1
mx C1 CLK_CNT_N_0_ mcell C1 mx C18 ... ...
mx C2 CLK_CNT_N_1_ mcell A9 mx C19 AS_030 pin 82
mx C3 CLK_CNT_P_1_ mcell E5 mx C20 ... ...
mx C4 ... ... mx C21 ... ...
2014-05-24 19:59:56 +00:00
mx C5 ... ... mx C22 CLK_CNT_P_0_ mcell G5
mx C6 ... ... mx C23 DTACK pin 30
mx C7 inst_VPA_SYNC mcell C5 mx C24 ... ...
mx C8 inst_CLK_000_D0 mcell E8 mx C25 ... ...
mx C9 SM_AMIGA_4_ mcell A12 mx C26 ... ...
mx C10 VPA pin 36 mx C27 ... ...
mx C11 RN_E mcell G4 mx C28 ... ...
mx C12 RN_FPU_CS mcell H1 mx C29 ... ...
mx C13 inst_DTACK_SYNC mcell C9 mx C30 ... ...
mx C14 cpu_est_1_ mcell G12 mx C31 ... ...
mx C15 ... ... mx C32 ... ...
2014-05-24 19:59:56 +00:00
mx C16 SM_AMIGA_3_ mcell C8
----------------------------------------------------------------------------
BLOCK_D_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx D0 A0 pin 69 mx D17 RN_VMA mcell D1
mx D1 RN_BG_000 mcell D13 mx D18 cpu_est_0_ mcell A8
mx D2 RN_E mcell G4 mx D19 AS_030 pin 82
mx D3 CLK_000 pin 11 mx D20 SM_AMIGA_6_ mcell F8
2014-05-24 17:59:59 +00:00
mx D4 BG_030 pin 21 mx D21 RST pin 86
2014-05-24 19:59:56 +00:00
mx D5 DS_030 pin 98 mx D22 ... ...
mx D6 SIZE_1_ pin 79 mx D23 RN_BGACK_030 mcell H4
mx D7 cpu_est_1_ mcell G12 mx D24RN_AMIGA_BUS_ENABLE mcell D5
mx D8 inst_CLK_000_D0 mcell E8 mx D25 RW pin 71
mx D9 SM_AMIGA_4_ mcell A12 mx D26 ... ...
mx D10 RN_AS_000 mcell D4 mx D27 cpu_est_2_ mcell G9
mx D11 RN_UDS_000 mcell D12 mx D28 ... ...
mx D12 SM_AMIGA_5_ mcell A1 mx D29inst_BGACK_030_INT_D mcell F4
mx D13 VPA pin 36 mx D30 SM_AMIGA_0_ mcell F1
mx D14 SIZE_0_ pin 70 mx D31 SM_AMIGA_7_ mcell F12
2014-05-24 13:17:08 +00:00
mx D15 nEXP_SPACE pin 14 mx D32 DSACK_1_ pin 81
2014-05-24 19:59:56 +00:00
mx D16 RN_LDS_000 mcell D8
----------------------------------------------------------------------------
BLOCK_E_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx E0 RST pin 86 mx E17 A_26_ pin 17
mx E1 A_31_ pin 4 mx E18 inst_CLK_000_D4 mcell F9
mx E2 inst_CLK_000_D2 mcell A5 mx E19 ... ...
mx E3 A_27_ pin 16 mx E20 RN_BGACK_030 mcell H4
mx E4 A_29_ pin 6 mx E21 ... ...
2014-05-24 19:59:56 +00:00
mx E5 A_24_ pin 19 mx E22 CLK_CNT_P_0_ mcell G5
mx E6 ... ... mx E23 ... ...
mx E7 A_28_ pin 15 mx E24 ... ...
mx E8 A_22_ pin 85 mx E25 RW pin 71
mx E9 A_30_ pin 5 mx E26 ... ...
2014-05-24 19:59:56 +00:00
mx E10 RN_FPU_CS mcell H1 mx E27 ... ...
mx E11 A_23_ pin 84 mx E28 ... ...
mx E12 A_25_ pin 18 mx E29 A_20_ pin 93
mx E13 ... ... mx E30 ... ...
2014-05-24 19:59:56 +00:00
mx E14 CLK_000 pin 11 mx E31 ... ...
mx E15 A_21_ pin 94 mx E32 ... ...
mx E16 ... ...
----------------------------------------------------------------------------
2014-05-24 19:59:56 +00:00
BLOCK_F_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
mx F0 RST pin 86 mx F17 A_18_ pin 95
mx F1 FC_1_ pin 58 mx F18 inst_CLK_000_D2 mcell A5
mx F2 inst_CLK_000_D3 mcell E9 mx F19 AS_030 pin 82
mx F3 ... ... mx F20 CLK_030 pin 64
mx F4 BGACK_000 pin 28 mx F21 ... ...
mx F5 nEXP_SPACE pin 14 mx F22 ... ...
mx F6 FC_0_ pin 57 mx F23 RN_BGACK_030 mcell H4
mx F7 ... ... mx F24 ... ...
mx F8 A_17_ pin 59 mx F25 ... ...
mx F9inst_AS_030_000_SYNC mcell F5 mx F26 ... ...
mx F10 RN_AS_000 mcell D4 mx F27 ... ...
mx F11 A_16_ pin 96 mx F28 SM_AMIGA_1_ mcell B5
mx F12 A_19_ pin 97 mx F29 inst_CLK_000_D5 mcell E1
mx F13 inst_CLK_000_D6 mcell H5 mx F30 ... ...
mx F14 ... ... mx F31 SM_AMIGA_7_ mcell F12
mx F15 SM_AMIGA_0_ mcell F1 mx F32 SM_AMIGA_6_ mcell F8
mx F16 inst_CLK_000_D0 mcell E8
----------------------------------------------------------------------------
BLOCK_G_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx G0 RST pin 86 mx G17 RN_SIZE_0_ mcell G0
mx G1 ... ... mx G18 cpu_est_0_ mcell A8
mx G2 RN_E mcell G4 mx G19 ... ...
mx G3 CLK_CNT_P_1_ mcell E5 mx G20 RN_BGACK_030 mcell H4
mx G4 CLK_030 pin 64 mx G21 ... ...
mx G5 nEXP_SPACE pin 14 mx G22 CLK_CNT_P_0_ mcell G5
mx G6inst_CLK_OUT_PRE mcell C4 mx G23 AS_000 pin 33
mx G7 cpu_est_1_ mcell G12 mx G24 LDS_000 pin 31
mx G8 UDS_000 pin 32 mx G25 inst_CLK_000_D1 mcell F0
mx G9 ... ... mx G26 ... ...
mx G10 RN_A0 mcell G8 mx G27 ... ...
mx G11 ... ... mx G28 ... ...
mx G12 cpu_est_2_ mcell G9 mx G29 ... ...
mx G13 ... ... mx G30 ... ...
mx G14inst_BGACK_030_INT_D mcell F4 mx G31 ... ...
mx G15 ... ... mx G32 ... ...
mx G16 inst_CLK_000_D0 mcell E8
----------------------------------------------------------------------------
BLOCK_H_LOGIC_ARRAY_FANIN
~~~~~~~~~~~~~~~~~~~~~~~~~
CSM Signal Source CSM Signal Source
------------------------------------ ------------------------------------
2014-05-24 19:59:56 +00:00
mx H0 RN_BGACK_030 mcell H4 mx H17 A_18_ pin 95
2014-05-24 17:59:59 +00:00
mx H1 FC_1_ pin 58 mx H18 BGACK_000 pin 28
2014-05-24 19:59:56 +00:00
mx H2 ... ... mx H19 ... ...
mx H3 RN_AS_030 mcell H8 mx H20 CLK_030 pin 64
mx H4 inst_CLK_000_D6 mcell H5 mx H21 RST pin 86
mx H5 nEXP_SPACE pin 14 mx H22 ... ...
mx H6 FC_0_ pin 57 mx H23 RN_SIZE_1_ mcell H0
mx H7 ... ... mx H24 LDS_000 pin 31
mx H8 UDS_000 pin 32 mx H25 inst_CLK_000_D1 mcell F0
mx H9 AS_030 pin 82 mx H26 AS_000 pin 33
mx H10 RN_FPU_CS mcell H1 mx H27 ... ...
mx H11 A_16_ pin 96 mx H28 SM_AMIGA_1_ mcell B5
mx H12 A_19_ pin 97 mx H29 inst_CLK_000_D5 mcell E1
mx H13 A_17_ pin 59 mx H30 ... ...
mx H14inst_BGACK_030_INT_D mcell F4 mx H31 ... ...
mx H15 RN_DSACK_1_ mcell H12 mx H32 ... ...
mx H16 inst_CLK_000_D0 mcell E8
----------------------------------------------------------------------------
<Note> CSM indicates the mux inputs from the Central Switch Matrix.
<Note> Source indicates where the signal comes from (pin or macrocell).

PostFit_Equations
~~~~~~~~~~~~~~~~~
P-Terms Fan-in Fan-out Type Name (attributes)
--------- ------ ------- ---- -----------------
2014-05-24 19:59:56 +00:00
0 0 1 Pin DSACK_0_
0 0 1 Pin DSACK_0_.OE
0 0 1 Pin BERR
1 1 1 Pin BERR.OE
2014-05-24 14:03:26 +00:00
1 1 1 Pin CLK_DIV_OUT.AR
2014-05-15 20:51:43 +00:00
1 1 1 Pin CLK_DIV_OUT.D
1 1 1 Pin CLK_DIV_OUT.C
2014-05-24 19:59:56 +00:00
1 1 1 Pin DTACK
1 2 1 Pin DTACK.OE
1 0 1 Pin AVEC
0 0 1 Pin AVEC_EXP
1 1 1 Pin AVEC_EXP.OE
2014-05-24 19:59:56 +00:00
2 2 1 Pin AMIGA_BUS_DATA_DIR
1 0 1 Pin AMIGA_BUS_ENABLE_LOW
1 4 1 Pin CIIN
1 8 1 Pin CIIN.OE
2014-05-24 19:59:56 +00:00
3 4 1 Pin IPL_030_1_.D
1 1 1 Pin IPL_030_1_.AP
1 1 1 Pin IPL_030_1_.C
3 4 1 Pin IPL_030_0_.D
1 1 1 Pin IPL_030_0_.AP
1 1 1 Pin IPL_030_0_.C
1 2 1 Pin SIZE_1_.OE
3 7 1 Pin SIZE_1_.D-
1 1 1 Pin SIZE_1_.AP
1 1 1 Pin SIZE_1_.C
3 4 1 Pin IPL_030_2_.D
1 1 1 Pin IPL_030_2_.AP
1 1 1 Pin IPL_030_2_.C
1 1 1 Pin DSACK_1_.OE
2014-05-15 20:19:03 +00:00
2 5 1 Pin DSACK_1_.D-
1 1 1 Pin DSACK_1_.AP
1 1 1 Pin DSACK_1_.C
2014-05-24 19:59:56 +00:00
1 2 1 Pin AS_030.OE
3 7 1 Pin AS_030.D-
1 1 1 Pin AS_030.AP
1 1 1 Pin AS_030.C
1 1 1 Pin AS_000.OE
2014-05-24 13:17:08 +00:00
2 3 1 Pin AS_000.D
1 1 1 Pin AS_000.AP
1 1 1 Pin AS_000.C
2014-05-24 19:59:56 +00:00
1 2 1 Pin DS_030.OE
5 9 1 Pin DS_030.D-
1 1 1 Pin DS_030.AP
1 1 1 Pin DS_030.C
1 1 1 Pin UDS_000.OE
2014-05-24 13:17:08 +00:00
5 7 1 Pin UDS_000.D-
1 1 1 Pin UDS_000.AP
1 1 1 Pin UDS_000.C
1 1 1 Pin LDS_000.OE
2014-05-24 13:17:08 +00:00
8 9 1 Pin LDS_000.D
1 1 1 Pin LDS_000.AP
1 1 1 Pin LDS_000.C
2014-05-24 19:59:56 +00:00
1 2 1 Pin A0.OE
2 7 1 Pin A0.D
1 1 1 Pin A0.AP
1 1 1 Pin A0.C
2014-05-24 17:59:59 +00:00
2 6 1 Pin BG_000.D-
2014-05-16 18:18:55 +00:00
1 1 1 Pin BG_000.AP
1 1 1 Pin BG_000.C
2 4 1 Pin BGACK_030.D
1 1 1 Pin BGACK_030.AP
1 1 1 Pin BGACK_030.C
2014-05-24 17:59:59 +00:00
1 1 1 Pin CLK_EXP.AR
1 1 1 Pin CLK_EXP.D
1 1 1 Pin CLK_EXP.C
2 10 1 Pin FPU_CS.D-
1 1 1 Pin FPU_CS.AP
1 1 1 Pin FPU_CS.C
2014-05-24 14:03:26 +00:00
3 6 1 PinX1 E.D.X1
1 1 1 PinX2 E.D.X2
1 1 1 Pin E.AR
1 1 1 Pin E.C
2014-05-24 14:03:26 +00:00
2 7 1 PinX1 VMA.D.X1
1 5 1 PinX2 VMA.D.X2
1 1 1 Pin VMA.AP
1 1 1 Pin VMA.C
2014-05-24 14:03:26 +00:00
1 1 1 Pin RESET.AR
1 0 1 Pin RESET.D
1 1 1 Pin RESET.C
2014-05-24 19:59:56 +00:00
7 8 1 Pin AMIGA_BUS_ENABLE.D
1 1 1 Pin AMIGA_BUS_ENABLE.AP
2014-05-19 05:35:45 +00:00
1 1 1 Pin AMIGA_BUS_ENABLE.C
2014-05-24 19:59:56 +00:00
1 2 1 Pin SIZE_0_.OE
2 7 1 Pin SIZE_0_.D-
1 1 1 Pin SIZE_0_.AP
1 1 1 Pin SIZE_0_.C
2014-05-24 13:17:08 +00:00
7 16 1 Node inst_AS_030_000_SYNC.D
1 1 1 Node inst_AS_030_000_SYNC.AP
1 1 1 Node inst_AS_030_000_SYNC.C
2014-05-24 19:59:56 +00:00
1 1 1 Node inst_BGACK_030_INT_D.D
1 1 1 Node inst_BGACK_030_INT_D.AP
1 1 1 Node inst_BGACK_030_INT_D.C
2014-05-24 13:17:08 +00:00
2 6 1 Node inst_DTACK_SYNC.D-
1 1 1 Node inst_DTACK_SYNC.AP
1 1 1 Node inst_DTACK_SYNC.C
2014-05-24 14:03:26 +00:00
2 8 1 Node inst_VPA_SYNC.D-
1 1 1 Node inst_VPA_SYNC.AP
1 1 1 Node inst_VPA_SYNC.C
2014-05-16 18:18:55 +00:00
1 1 1 Node inst_CLK_000_D0.D
2014-05-24 14:03:26 +00:00
1 1 1 Node inst_CLK_000_D0.AP
2014-05-16 18:18:55 +00:00
1 1 1 Node inst_CLK_000_D0.C
1 1 1 Node inst_CLK_000_D1.D
2014-05-24 14:03:26 +00:00
1 1 1 Node inst_CLK_000_D1.AP
2014-05-16 18:18:55 +00:00
1 1 1 Node inst_CLK_000_D1.C
2014-05-19 05:35:45 +00:00
1 1 1 Node inst_CLK_000_D2.D
2014-05-24 14:03:26 +00:00
1 1 1 Node inst_CLK_000_D2.AP
2014-05-19 05:35:45 +00:00
1 1 1 Node inst_CLK_000_D2.C
2014-05-24 17:59:59 +00:00
1 1 1 Node inst_CLK_000_D6.D
1 1 1 Node inst_CLK_000_D6.AP
1 1 1 Node inst_CLK_000_D6.C
2014-05-24 13:17:08 +00:00
1 1 1 Node SM_AMIGA_5_.AR
2 3 1 Node SM_AMIGA_5_.D
1 1 1 Node SM_AMIGA_5_.C
2014-05-24 14:03:26 +00:00
1 1 1 Node SM_AMIGA_6_.AR
2 7 1 Node SM_AMIGA_6_.D
1 1 1 Node SM_AMIGA_6_.C
2014-05-24 13:17:08 +00:00
1 1 1 Node inst_CLK_000_D3.D
2014-05-24 14:03:26 +00:00
1 1 1 Node inst_CLK_000_D3.AP
2014-05-24 13:17:08 +00:00
1 1 1 Node inst_CLK_000_D3.C
2014-05-24 17:59:59 +00:00
1 1 1 Node inst_CLK_000_D5.D
1 1 1 Node inst_CLK_000_D5.AP
1 1 1 Node inst_CLK_000_D5.C
1 1 1 Node SM_AMIGA_3_.AR
3 5 1 Node SM_AMIGA_3_.D
1 1 1 Node SM_AMIGA_3_.C
2014-05-24 19:59:56 +00:00
1 1 1 Node SM_AMIGA_0_.AR
4 6 1 Node SM_AMIGA_0_.D
1 1 1 Node SM_AMIGA_0_.C
2014-05-24 13:17:08 +00:00
1 1 1 Node SM_AMIGA_1_.AR
3 5 1 Node SM_AMIGA_1_.D
1 1 1 Node SM_AMIGA_1_.C
2014-05-24 14:03:26 +00:00
1 1 1 Node CLK_CNT_N_0_.AR
2 2 1 Node CLK_CNT_N_0_.D
1 1 1 Node CLK_CNT_N_0_.C
1 1 1 Node CLK_CNT_N_1_.D
2014-05-24 17:59:59 +00:00
1 1 1 Node CLK_CNT_N_1_.AP
2014-05-24 14:03:26 +00:00
1 1 1 Node CLK_CNT_N_1_.C
1 1 1 Node CLK_CNT_P_0_.AR
2 2 1 Node CLK_CNT_P_0_.D
1 1 1 Node CLK_CNT_P_0_.C
1 1 1 Node CLK_CNT_P_1_.AR
1 1 1 Node CLK_CNT_P_1_.D
1 1 1 Node CLK_CNT_P_1_.C
2014-05-24 17:59:59 +00:00
1 1 1 Node inst_CLK_000_D4.D
1 1 1 Node inst_CLK_000_D4.AP
1 1 1 Node inst_CLK_000_D4.C
2014-05-24 19:59:56 +00:00
5 9 1 Node SM_AMIGA_7_.D
1 1 1 Node SM_AMIGA_7_.AP
1 1 1 Node SM_AMIGA_7_.C
1 1 1 Node SM_AMIGA_4_.AR
2 3 1 Node SM_AMIGA_4_.D
1 1 1 Node SM_AMIGA_4_.C
2014-05-24 14:03:26 +00:00
1 1 1 Node inst_CLK_OUT_PRE.AR
4 4 1 Node inst_CLK_OUT_PRE.D
1 1 1 Node inst_CLK_OUT_PRE.C
2014-05-24 19:59:56 +00:00
1 1 1 Node SM_AMIGA_2_.AR
3 5 1 Node SM_AMIGA_2_.D
1 1 1 Node SM_AMIGA_2_.C
2014-05-24 14:03:26 +00:00
1 1 1 Node cpu_est_0_.AR
3 3 1 Node cpu_est_0_.D
1 1 1 Node cpu_est_0_.C
1 1 1 Node cpu_est_1_.AR
4 6 1 Node cpu_est_1_.T
1 1 1 Node cpu_est_1_.C
3 6 1 NodeX1 cpu_est_2_.D.X1
1 1 1 NodeX2 cpu_est_2_.D.X2
1 1 1 Node cpu_est_2_.AR
1 1 1 Node cpu_est_2_.C
=========
2014-05-24 19:59:56 +00:00
243 P-Term Total: 243
Total Pins: 59
2014-05-24 14:13:20 +00:00
Total Nodes: 27
Average P-Term/Output: 2
Equations:
2014-05-24 19:59:56 +00:00
DSACK_0_ = (0);
DSACK_0_.OE = (0);
BERR = (0);
BERR.OE = (!FPU_CS.Q);
2014-05-24 14:03:26 +00:00
CLK_DIV_OUT.AR = (!RST);
2014-05-15 20:51:43 +00:00
CLK_DIV_OUT.D = (inst_CLK_OUT_PRE.Q);
CLK_DIV_OUT.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
DTACK = (DSACK_1_.PIN);
DTACK.OE = (!nEXP_SPACE & !BGACK_030.Q);
AVEC = (1);
AVEC_EXP = (0);
AVEC_EXP.OE = (!FPU_CS.Q);
2014-05-24 19:59:56 +00:00
AMIGA_BUS_DATA_DIR = (!RW & BGACK_030.Q
# RW & !BGACK_030.Q);
AMIGA_BUS_ENABLE_LOW = (1);
CIIN = (A_23_ & A_22_ & A_21_ & A_20_);
CIIN.OE = (!A_31_ & !A_30_ & !A_29_ & !A_28_ & !A_27_ & !A_26_ & !A_25_ & !A_24_);
2014-05-24 19:59:56 +00:00
IPL_030_1_.D = (!inst_CLK_000_D0.Q & IPL_030_1_.Q
# inst_CLK_000_D1.Q & IPL_030_1_.Q
# IPL_1_ & inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
IPL_030_1_.AP = (!RST);
IPL_030_1_.C = (CLK_OSZI);
IPL_030_0_.D = (!inst_CLK_000_D0.Q & IPL_030_0_.Q
# inst_CLK_000_D1.Q & IPL_030_0_.Q
# IPL_0_ & inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q);
IPL_030_0_.AP = (!RST);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
IPL_030_0_.C = (CLK_OSZI);
SIZE_1_.OE = (!nEXP_SPACE & !BGACK_030.Q);
!SIZE_1_.D = (BGACK_030.Q & inst_BGACK_030_INT_D.Q & !SIZE_1_.Q
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & !UDS_000.PIN & LDS_000.PIN
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & UDS_000.PIN & !LDS_000.PIN);
SIZE_1_.AP = (!RST);
SIZE_1_.C = (CLK_OSZI);
IPL_030_2_.D = (!inst_CLK_000_D0.Q & IPL_030_2_.Q
# inst_CLK_000_D1.Q & IPL_030_2_.Q
2014-05-16 18:18:55 +00:00
# IPL_2_ & inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q);
IPL_030_2_.AP = (!RST);
IPL_030_2_.C = (CLK_OSZI);
2014-05-16 18:18:55 +00:00
DSACK_1_.OE = (nEXP_SPACE);
2014-05-24 19:59:56 +00:00
!DSACK_1_.D = (!DSACK_1_.Q & !AS_030.PIN
2014-05-24 17:59:59 +00:00
# !inst_CLK_000_D6.Q & inst_CLK_000_D5.Q & SM_AMIGA_1_.Q);
DSACK_1_.AP = (!RST);
DSACK_1_.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
AS_030.OE = (!nEXP_SPACE & !BGACK_030.Q);
!AS_030.D = (BGACK_030.Q & inst_BGACK_030_INT_D.Q & !AS_030.Q
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & !UDS_000.PIN
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & !LDS_000.PIN);
AS_030.AP = (!RST);
AS_030.C = (CLK_OSZI);
AS_000.OE = (BGACK_030.Q);
2014-05-24 19:59:56 +00:00
AS_000.D = (!SM_AMIGA_5_.Q & AS_000.Q
# !SM_AMIGA_5_.Q & AS_030.PIN);
AS_000.AP = (!RST);
AS_000.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
DS_030.OE = (!nEXP_SPACE & !BGACK_030.Q);
!DS_030.D = (BGACK_030.Q & inst_BGACK_030_INT_D.Q & !DS_030.Q
# !CLK_030 & RW & !BGACK_030.Q & !AS_000.PIN & !UDS_000.PIN
# !CLK_030 & !BGACK_030.Q & !AS_030.Q & !AS_000.PIN & !UDS_000.PIN
# !CLK_030 & RW & !BGACK_030.Q & !AS_000.PIN & !LDS_000.PIN
# !CLK_030 & !BGACK_030.Q & !AS_030.Q & !AS_000.PIN & !LDS_000.PIN);
DS_030.AP = (!RST);
DS_030.C = (CLK_OSZI);
UDS_000.OE = (BGACK_030.Q);
2014-05-24 19:59:56 +00:00
!UDS_000.D = (!UDS_000.Q & !AS_030.PIN & DS_030.PIN
# RW & !SM_AMIGA_5_.Q & !UDS_000.Q & !AS_030.PIN
# !RW & !UDS_000.Q & !SM_AMIGA_4_.Q & !AS_030.PIN
# RW & SM_AMIGA_5_.Q & !DS_030.PIN & !A0.PIN
# !RW & SM_AMIGA_4_.Q & !DS_030.PIN & !A0.PIN);
UDS_000.AP = (!RST);
UDS_000.C = (CLK_OSZI);
LDS_000.OE = (BGACK_030.Q);
2014-05-24 19:59:56 +00:00
LDS_000.D = (LDS_000.Q & DS_030.PIN
# AS_030.PIN & DS_030.PIN
2014-05-24 13:17:08 +00:00
# RW & !SM_AMIGA_5_.Q & LDS_000.Q
# !RW & LDS_000.Q & !SM_AMIGA_4_.Q
2014-05-24 19:59:56 +00:00
# RW & !SM_AMIGA_5_.Q & AS_030.PIN
# !RW & !SM_AMIGA_4_.Q & AS_030.PIN
# RW & SM_AMIGA_5_.Q & !DS_030.PIN & SIZE_0_.PIN & !SIZE_1_.PIN & !A0.PIN
# !RW & SM_AMIGA_4_.Q & !DS_030.PIN & SIZE_0_.PIN & !SIZE_1_.PIN & !A0.PIN);
LDS_000.AP = (!RST);
LDS_000.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
A0.OE = (!nEXP_SPACE & !BGACK_030.Q);
A0.D = (BGACK_030.Q & inst_BGACK_030_INT_D.Q & A0.Q
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & UDS_000.PIN & !LDS_000.PIN);
A0.AP = (!RST);
A0.C = (CLK_OSZI);
2014-05-24 17:59:59 +00:00
!BG_000.D = (!BG_030 & !BG_000.Q
2014-05-24 19:59:56 +00:00
# nEXP_SPACE & !BG_030 & CLK_000 & SM_AMIGA_7_.Q & AS_030.PIN);
2014-05-16 18:18:55 +00:00
BG_000.AP = (!RST);
2014-05-16 18:18:55 +00:00
BG_000.C = (CLK_OSZI);
2014-05-16 18:18:55 +00:00
BGACK_030.D = (BGACK_000 & BGACK_030.Q
# BGACK_000 & inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q);
2014-05-16 18:18:55 +00:00
BGACK_030.AP = (!RST);
2014-05-16 18:18:55 +00:00
BGACK_030.C = (CLK_OSZI);
2014-05-24 17:59:59 +00:00
CLK_EXP.AR = (!RST);
CLK_EXP.D = (inst_CLK_OUT_PRE.Q);
CLK_EXP.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
!FPU_CS.D = (!FPU_CS.Q & !AS_030.PIN
# FC_1_ & BGACK_000 & CLK_030 & !A_19_ & !A_18_ & A_17_ & !A_16_ & FC_0_ & !AS_030.PIN);
FPU_CS.AP = (!RST);
FPU_CS.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
E.D.X1 = (inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_1_.Q & cpu_est_2_.Q & E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_0_.Q & !cpu_est_2_.Q & !E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & !cpu_est_1_.Q & !cpu_est_2_.Q & !E.Q);
E.D.X2 = (E.Q);
E.AR = (!RST);
2014-05-15 20:19:03 +00:00
E.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
VMA.D.X1 = (VMA.Q
2014-05-24 19:59:56 +00:00
# !VMA.Q & inst_CLK_000_D0.Q & AS_000.Q & !cpu_est_0_.Q & cpu_est_1_.Q & cpu_est_2_.Q & !E.Q);
2014-05-15 20:19:03 +00:00
2014-05-24 19:59:56 +00:00
VMA.D.X2 = (!VPA & VMA.Q & !inst_CLK_000_D0.Q & cpu_est_0_.Q & !cpu_est_1_.Q);
2014-05-24 14:03:26 +00:00
VMA.AP = (!RST);
2014-05-15 20:19:03 +00:00
VMA.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
RESET.AR = (!RST);
RESET.D = (1);
2014-05-15 20:19:03 +00:00
RESET.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
AMIGA_BUS_ENABLE.D = (BGACK_030.Q & !inst_BGACK_030_INT_D.Q
# !nEXP_SPACE & BGACK_030.Q & AMIGA_BUS_ENABLE.Q
# !nEXP_SPACE & !inst_BGACK_030_INT_D.Q & AMIGA_BUS_ENABLE.Q
# BGACK_030.Q & !SM_AMIGA_6_.Q & AMIGA_BUS_ENABLE.Q
# !inst_BGACK_030_INT_D.Q & !SM_AMIGA_6_.Q & AMIGA_BUS_ENABLE.Q
# BGACK_030.Q & inst_CLK_000_D0.Q & AS_000.Q & SM_AMIGA_0_.Q
# !inst_BGACK_030_INT_D.Q & inst_CLK_000_D0.Q & AS_000.Q & SM_AMIGA_0_.Q);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
AMIGA_BUS_ENABLE.AP = (!RST);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
AMIGA_BUS_ENABLE.C = (CLK_OSZI);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
SIZE_0_.OE = (!nEXP_SPACE & !BGACK_030.Q);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
!SIZE_0_.D = (BGACK_030.Q & inst_BGACK_030_INT_D.Q & !SIZE_0_.Q
# !CLK_030 & !BGACK_030.Q & !AS_000.PIN & !UDS_000.PIN & !LDS_000.PIN);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
SIZE_0_.AP = (!RST);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
SIZE_0_.C = (CLK_OSZI);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
inst_AS_030_000_SYNC.D = (AS_030.PIN
2014-05-24 13:17:08 +00:00
# !nEXP_SPACE & inst_AS_030_000_SYNC.Q
# !CLK_030 & inst_AS_030_000_SYNC.Q
2014-05-24 13:17:08 +00:00
# !nEXP_SPACE & SM_AMIGA_6_.Q
# inst_AS_030_000_SYNC.Q & !SM_AMIGA_7_.Q
2014-05-24 17:59:59 +00:00
# !inst_CLK_000_D6.Q & inst_CLK_000_D5.Q & SM_AMIGA_1_.Q
2014-05-24 13:17:08 +00:00
# FC_1_ & BGACK_000 & !A_19_ & !A_18_ & A_17_ & !A_16_ & FC_0_ & inst_AS_030_000_SYNC.Q);
inst_AS_030_000_SYNC.AP = (!RST);
inst_AS_030_000_SYNC.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
inst_BGACK_030_INT_D.D = (BGACK_030.Q);
2014-05-24 19:59:56 +00:00
inst_BGACK_030_INT_D.AP = (!RST);
2014-05-24 19:59:56 +00:00
inst_BGACK_030_INT_D.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
!inst_DTACK_SYNC.D = (!inst_DTACK_SYNC.Q & !AS_030.PIN
# VPA & inst_CLK_000_D0.Q & SM_AMIGA_3_.Q & !DTACK.PIN);
2014-05-24 19:59:56 +00:00
inst_DTACK_SYNC.AP = (!RST);
2014-05-24 14:03:26 +00:00
2014-05-24 19:59:56 +00:00
inst_DTACK_SYNC.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
!inst_VPA_SYNC.D = (!inst_VPA_SYNC.Q & !AS_030.PIN
# !VPA & !VMA.Q & inst_CLK_000_D0.Q & SM_AMIGA_3_.Q & !cpu_est_1_.Q & E.Q);
inst_VPA_SYNC.AP = (!RST);
inst_VPA_SYNC.C = (CLK_OSZI);
2014-05-16 18:18:55 +00:00
inst_CLK_000_D0.D = (CLK_000);
2014-05-24 14:03:26 +00:00
inst_CLK_000_D0.AP = (!RST);
2014-05-16 18:18:55 +00:00
inst_CLK_000_D0.C = (CLK_OSZI);
2014-05-16 18:18:55 +00:00
inst_CLK_000_D1.D = (inst_CLK_000_D0.Q);
2014-05-24 14:03:26 +00:00
inst_CLK_000_D1.AP = (!RST);
2014-05-16 18:18:55 +00:00
inst_CLK_000_D1.C = (CLK_OSZI);
2014-05-19 05:35:45 +00:00
inst_CLK_000_D2.D = (inst_CLK_000_D1.Q);
2014-05-24 14:03:26 +00:00
inst_CLK_000_D2.AP = (!RST);
2014-05-19 05:35:45 +00:00
inst_CLK_000_D2.C = (CLK_OSZI);
2014-05-24 17:59:59 +00:00
inst_CLK_000_D6.D = (inst_CLK_000_D5.Q);
2014-05-24 13:17:08 +00:00
2014-05-24 17:59:59 +00:00
inst_CLK_000_D6.AP = (!RST);
2014-05-24 14:03:26 +00:00
2014-05-24 17:59:59 +00:00
inst_CLK_000_D6.C = (CLK_OSZI);
2014-05-24 13:17:08 +00:00
2014-05-24 14:03:26 +00:00
SM_AMIGA_5_.AR = (!RST);
2014-05-24 13:17:08 +00:00
2014-05-24 14:03:26 +00:00
SM_AMIGA_5_.D = (inst_CLK_000_D0.Q & SM_AMIGA_5_.Q
# inst_CLK_000_D0.Q & SM_AMIGA_6_.Q);
2014-05-24 14:03:26 +00:00
SM_AMIGA_5_.C = (CLK_OSZI);
2014-05-19 05:35:45 +00:00
SM_AMIGA_6_.AR = (!RST);
2014-05-24 14:03:26 +00:00
SM_AMIGA_6_.D = (!inst_AS_030_000_SYNC.Q & !inst_CLK_000_D2.Q & inst_CLK_000_D3.Q & SM_AMIGA_7_.Q
# nEXP_SPACE & !inst_CLK_000_D0.Q & SM_AMIGA_6_.Q & !SM_AMIGA_7_.Q);
2014-05-19 05:35:45 +00:00
SM_AMIGA_6_.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
inst_CLK_000_D3.D = (inst_CLK_000_D2.Q);
2014-05-24 13:17:08 +00:00
2014-05-24 14:03:26 +00:00
inst_CLK_000_D3.AP = (!RST);
2014-05-24 13:17:08 +00:00
2014-05-24 14:03:26 +00:00
inst_CLK_000_D3.C = (CLK_OSZI);
2014-05-24 13:17:08 +00:00
2014-05-24 17:59:59 +00:00
inst_CLK_000_D5.D = (inst_CLK_000_D4.Q);
2014-05-24 17:59:59 +00:00
inst_CLK_000_D5.AP = (!RST);
2014-05-24 17:59:59 +00:00
inst_CLK_000_D5.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
SM_AMIGA_3_.AR = (!RST);
2014-05-24 13:17:08 +00:00
2014-05-24 19:59:56 +00:00
SM_AMIGA_3_.D = (inst_CLK_000_D0.Q & SM_AMIGA_3_.Q
# inst_CLK_000_D0.Q & SM_AMIGA_4_.Q
2014-05-24 14:03:26 +00:00
# inst_DTACK_SYNC.Q & inst_VPA_SYNC.Q & SM_AMIGA_3_.Q);
2014-05-24 13:17:08 +00:00
2014-05-24 14:03:26 +00:00
SM_AMIGA_3_.C = (CLK_OSZI);
2014-05-19 05:35:45 +00:00
2014-05-24 19:59:56 +00:00
SM_AMIGA_0_.AR = (!RST);
SM_AMIGA_0_.D = (!inst_CLK_000_D0.Q & SM_AMIGA_0_.Q
# !AS_000.Q & SM_AMIGA_0_.Q
# !inst_CLK_000_D0.Q & inst_CLK_000_D6.Q & SM_AMIGA_1_.Q
# !inst_CLK_000_D0.Q & !inst_CLK_000_D5.Q & SM_AMIGA_1_.Q);
SM_AMIGA_0_.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
SM_AMIGA_1_.AR = (!RST);
2014-05-19 05:35:45 +00:00
2014-05-24 14:03:26 +00:00
SM_AMIGA_1_.D = (inst_CLK_000_D0.Q & SM_AMIGA_1_.Q
# inst_CLK_000_D0.Q & SM_AMIGA_2_.Q
2014-05-24 17:59:59 +00:00
# !inst_CLK_000_D6.Q & inst_CLK_000_D5.Q & SM_AMIGA_1_.Q);
2014-05-19 05:35:45 +00:00
2014-05-24 14:03:26 +00:00
SM_AMIGA_1_.C = (CLK_OSZI);
2014-05-15 20:19:03 +00:00
2014-05-24 14:03:26 +00:00
CLK_CNT_N_0_.AR = (!RST);
2014-05-15 20:19:03 +00:00
2014-05-24 14:03:26 +00:00
CLK_CNT_N_0_.D = (CLK_CNT_N_0_.Q & CLK_CNT_N_1_.Q
# !CLK_CNT_N_0_.Q & !CLK_CNT_N_1_.Q);
2014-05-24 14:03:26 +00:00
CLK_CNT_N_0_.C = (!CLK_OSZI);
2014-05-24 14:03:26 +00:00
CLK_CNT_N_1_.D = (CLK_CNT_N_0_.Q);
2014-05-24 17:59:59 +00:00
CLK_CNT_N_1_.AP = (!RST);
2014-05-24 14:03:26 +00:00
CLK_CNT_N_1_.C = (!CLK_OSZI);
2014-05-24 14:03:26 +00:00
CLK_CNT_P_0_.AR = (!RST);
2014-05-24 14:03:26 +00:00
CLK_CNT_P_0_.D = (CLK_CNT_P_0_.Q & CLK_CNT_P_1_.Q
# !CLK_CNT_P_0_.Q & !CLK_CNT_P_1_.Q);
2014-05-24 14:03:26 +00:00
CLK_CNT_P_0_.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
CLK_CNT_P_1_.AR = (!RST);
2014-05-24 14:03:26 +00:00
CLK_CNT_P_1_.D = (CLK_CNT_P_0_.Q);
CLK_CNT_P_1_.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
inst_CLK_000_D4.D = (inst_CLK_000_D3.Q);
2014-05-24 19:59:56 +00:00
inst_CLK_000_D4.AP = (!RST);
2014-05-24 19:59:56 +00:00
inst_CLK_000_D4.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
SM_AMIGA_7_.D = (inst_AS_030_000_SYNC.Q & SM_AMIGA_7_.Q
# inst_CLK_000_D2.Q & SM_AMIGA_7_.Q
# !inst_CLK_000_D3.Q & SM_AMIGA_7_.Q
# !nEXP_SPACE & !inst_CLK_000_D0.Q & SM_AMIGA_6_.Q
# inst_CLK_000_D0.Q & AS_000.Q & SM_AMIGA_0_.Q);
2014-05-24 19:59:56 +00:00
SM_AMIGA_7_.AP = (!RST);
2014-05-24 19:59:56 +00:00
SM_AMIGA_7_.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
SM_AMIGA_4_.AR = (!RST);
2014-05-24 17:59:59 +00:00
2014-05-24 19:59:56 +00:00
SM_AMIGA_4_.D = (!inst_CLK_000_D0.Q & SM_AMIGA_5_.Q
# !inst_CLK_000_D0.Q & SM_AMIGA_4_.Q);
2014-05-24 17:59:59 +00:00
2014-05-24 19:59:56 +00:00
SM_AMIGA_4_.C = (CLK_OSZI);
2014-05-24 17:59:59 +00:00
2014-05-24 14:03:26 +00:00
inst_CLK_OUT_PRE.AR = (!RST);
inst_CLK_OUT_PRE.D = (!CLK_CNT_N_0_.Q & CLK_CNT_N_1_.Q & !CLK_CNT_P_0_.Q & CLK_CNT_P_1_.Q
# CLK_CNT_N_0_.Q & !CLK_CNT_N_1_.Q & !CLK_CNT_P_0_.Q & CLK_CNT_P_1_.Q
# !CLK_CNT_N_0_.Q & CLK_CNT_N_1_.Q & CLK_CNT_P_0_.Q & !CLK_CNT_P_1_.Q
# CLK_CNT_N_0_.Q & !CLK_CNT_N_1_.Q & CLK_CNT_P_0_.Q & !CLK_CNT_P_1_.Q);
inst_CLK_OUT_PRE.C = (CLK_OSZI);
2014-05-24 19:59:56 +00:00
SM_AMIGA_2_.AR = (!RST);
SM_AMIGA_2_.D = (!inst_CLK_000_D0.Q & SM_AMIGA_2_.Q
# !inst_DTACK_SYNC.Q & !inst_CLK_000_D0.Q & SM_AMIGA_3_.Q
# !inst_VPA_SYNC.Q & !inst_CLK_000_D0.Q & SM_AMIGA_3_.Q);
SM_AMIGA_2_.C = (CLK_OSZI);
2014-05-24 14:03:26 +00:00
cpu_est_0_.AR = (!RST);
cpu_est_0_.D = (!inst_CLK_000_D0.Q & cpu_est_0_.Q
# inst_CLK_000_D1.Q & cpu_est_0_.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & !cpu_est_0_.Q);
cpu_est_0_.C = (CLK_OSZI);
cpu_est_1_.AR = (!RST);
cpu_est_1_.T = (inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & !cpu_est_1_.Q & cpu_est_2_.Q & E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_0_.Q & !cpu_est_2_.Q & E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_0_.Q & cpu_est_2_.Q & !E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & !cpu_est_1_.Q & !cpu_est_2_.Q & !E.Q);
cpu_est_1_.C = (CLK_OSZI);
cpu_est_2_.D.X1 = (inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & !cpu_est_0_.Q & !cpu_est_1_.Q & !cpu_est_2_.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_0_.Q & !cpu_est_2_.Q & E.Q
# inst_CLK_000_D0.Q & !inst_CLK_000_D1.Q & cpu_est_0_.Q & !cpu_est_1_.Q & cpu_est_2_.Q & !E.Q);
cpu_est_2_.D.X2 = (cpu_est_2_.Q);
cpu_est_2_.AR = (!RST);
cpu_est_2_.C = (CLK_OSZI);
Reverse-Polarity Equations: