mirror of
https://github.com/garrettsworkshop/Warp-LC.git
synced 2024-11-22 11:31:00 +00:00
275 lines
17 KiB
Plaintext
275 lines
17 KiB
Plaintext
Release 14.7 Map P.20131013 (nt)
|
|
Xilinx Mapping Report File for Design 'WarpLC'
|
|
|
|
Design Information
|
|
------------------
|
|
Command Line : map -intstyle ise -p xc6slx9-ftg256-2 -w -logic_opt off -ol
|
|
high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off
|
|
-pr off -lc off -power off -o WarpLC_map.ncd WarpLC.ngd WarpLC.pcf
|
|
Target Device : xc6slx9
|
|
Target Package : ftg256
|
|
Target Speed : -2
|
|
Mapper Version : spartan6 -- $Revision: 1.55 $
|
|
Mapped Date : Fri Oct 29 10:02:57 2021
|
|
|
|
Design Summary
|
|
--------------
|
|
Number of errors: 0
|
|
Number of warnings: 1
|
|
Slice Logic Utilization:
|
|
Number of Slice Registers: 56 out of 11,440 1%
|
|
Number used as Flip Flops: 56
|
|
Number used as Latches: 0
|
|
Number used as Latch-thrus: 0
|
|
Number used as AND/OR logics: 0
|
|
Number of Slice LUTs: 59 out of 5,720 1%
|
|
Number used as logic: 56 out of 5,720 1%
|
|
Number using O6 output only: 24
|
|
Number using O5 output only: 29
|
|
Number using O5 and O6: 3
|
|
Number used as ROM: 0
|
|
Number used as Memory: 0 out of 1,440 0%
|
|
Number used exclusively as route-thrus: 3
|
|
Number with same-slice register load: 2
|
|
Number with same-slice carry load: 1
|
|
Number with other load: 0
|
|
|
|
Slice Logic Distribution:
|
|
Number of occupied Slices: 25 out of 1,430 1%
|
|
Number of MUXCYs used: 56 out of 2,860 1%
|
|
Number of LUT Flip Flop pairs used: 76
|
|
Number with an unused Flip Flop: 22 out of 76 28%
|
|
Number with an unused LUT: 17 out of 76 22%
|
|
Number of fully used LUT-FF pairs: 37 out of 76 48%
|
|
Number of unique control sets: 4
|
|
Number of slice register sites lost
|
|
to control set restrictions: 16 out of 11,440 1%
|
|
|
|
A LUT Flip Flop pair for this architecture represents one LUT paired with
|
|
one Flip Flop within a slice. A control set is a unique combination of
|
|
clock, reset, set, and enable signals for a registered element.
|
|
The Slice Logic Distribution report is not meaningful if the design is
|
|
over-mapped for a non-slice resource or if Placement fails.
|
|
|
|
IO Utilization:
|
|
Number of bonded IOBs: 49 out of 186 26%
|
|
IOB Flip Flops: 5
|
|
IOB Latches: 1
|
|
|
|
Specific Feature Utilization:
|
|
Number of RAMB16BWERs: 0 out of 32 0%
|
|
Number of RAMB8BWERs: 0 out of 64 0%
|
|
Number of BUFIO2/BUFIO2_2CLKs: 1 out of 32 3%
|
|
Number used as BUFIO2s: 1
|
|
Number used as BUFIO2_2CLKs: 0
|
|
Number of BUFIO2FB/BUFIO2FB_2CLKs: 1 out of 32 3%
|
|
Number used as BUFIO2FBs: 1
|
|
Number used as BUFIO2FB_2CLKs: 0
|
|
Number of BUFG/BUFGMUXs: 3 out of 16 18%
|
|
Number used as BUFGs: 3
|
|
Number used as BUFGMUX: 0
|
|
Number of DCM/DCM_CLKGENs: 0 out of 4 0%
|
|
Number of ILOGIC2/ISERDES2s: 1 out of 200 1%
|
|
Number used as ILOGIC2s: 1
|
|
Number used as ISERDES2s: 0
|
|
Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 200 0%
|
|
Number of OLOGIC2/OSERDES2s: 5 out of 200 2%
|
|
Number used as OLOGIC2s: 5
|
|
Number used as OSERDES2s: 0
|
|
Number of BSCANs: 0 out of 4 0%
|
|
Number of BUFHs: 0 out of 128 0%
|
|
Number of BUFPLLs: 0 out of 8 0%
|
|
Number of BUFPLL_MCBs: 0 out of 4 0%
|
|
Number of DSP48A1s: 0 out of 16 0%
|
|
Number of ICAPs: 0 out of 1 0%
|
|
Number of MCBs: 0 out of 2 0%
|
|
Number of PCILOGICSEs: 0 out of 2 0%
|
|
Number of PLL_ADVs: 1 out of 2 50%
|
|
Number of PMVs: 0 out of 1 0%
|
|
Number of STARTUPs: 0 out of 1 0%
|
|
Number of SUSPEND_SYNCs: 0 out of 1 0%
|
|
|
|
Average Fanout of Non-Clock Nets: 2.16
|
|
|
|
Peak Memory Usage: 272 MB
|
|
Total REAL time to MAP completion: 4 secs
|
|
Total CPU time to MAP completion: 4 secs
|
|
|
|
Table of Contents
|
|
-----------------
|
|
Section 1 - Errors
|
|
Section 2 - Warnings
|
|
Section 3 - Informational
|
|
Section 4 - Removed Logic Summary
|
|
Section 5 - Removed Logic
|
|
Section 6 - IOB Properties
|
|
Section 7 - RPMs
|
|
Section 8 - Guide Report
|
|
Section 9 - Area Group and Partition Summary
|
|
Section 10 - Timing Report
|
|
Section 11 - Configuration String Information
|
|
Section 12 - Control Set Information
|
|
Section 13 - Utilization by Hierarchy
|
|
|
|
Section 1 - Errors
|
|
------------------
|
|
|
|
Section 2 - Warnings
|
|
--------------------
|
|
WARNING:Security:43 - No license file was found in the standard Xilinx license
|
|
directory.
|
|
WARNING:Security:44 - Since no license file was found,
|
|
WARNING:Security:40 - Your license for 'ISE' expires in 4 days.
|
|
WARNING:MapLib:53 - The offset specification "OFFSET=IN 10000 pS VALID 11000 pS
|
|
BEFORE FSBCLK" has been discarded because the referenced clock pad net
|
|
(FSBCLK) was optimized away.
|
|
|
|
Section 3 - Informational
|
|
-------------------------
|
|
INFO:Security:51 - The XILINXD_LICENSE_FILE environment variable is not set.
|
|
INFO:Security:52 - The LM_LICENSE_FILE environment variable is set to
|
|
'C:\ispLEVER_Classic2_0\license\license.dat;C:\lscc\diamond\3.12\license\license
|
|
.dat;C:\Xilinx\14.7\ISE_DS\Xilinx.lic'.
|
|
INFO:Security:54 - 'xc6slx9' is a WebPack part.
|
|
INFO:Security:66 - Your license for 'ISE' is for evaluation use only.
|
|
INFO:LIT:243 - Logical network FSB_A<0> has no load.
|
|
INFO:LIT:395 - The above info message is repeated 120 more times for the
|
|
following (max. 5 shown):
|
|
FSB_SIZ<1>,
|
|
FSB_SIZ<0>,
|
|
IOB_nDSACK<1>,
|
|
IOB_nDSACK<0>,
|
|
CPU_nCIOUT
|
|
To see the details of these info messages, please use the -detail switch.
|
|
INFO:MapLib:562 - No environment variables are currently set.
|
|
INFO:MapLib:159 - Net Timing constraints on signal CLKIN are pushed forward
|
|
through input buffer.
|
|
INFO:Pack:1716 - Initializing temperature to 85.000 Celsius. (default - Range:
|
|
0.000 to 85.000 Celsius)
|
|
INFO:Pack:1720 - Initializing voltage to 1.140 Volts. (default - Range: 1.140 to
|
|
1.260 Volts)
|
|
INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report
|
|
(.mrp).
|
|
INFO:Pack:1650 - Map created a placed design.
|
|
|
|
Section 4 - Removed Logic Summary
|
|
---------------------------------
|
|
2 block(s) optimized away
|
|
|
|
Section 5 - Removed Logic
|
|
-------------------------
|
|
|
|
Optimized Block(s):
|
|
TYPE BLOCK
|
|
GND XST_GND
|
|
VCC XST_VCC
|
|
|
|
To enable printing of redundant blocks removed and signals merged, set the
|
|
detailed map report option and rerun map.
|
|
|
|
Section 6 - IOB Properties
|
|
--------------------------
|
|
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
|
|
| | | | | Term | Strength | Rate | | | Delay |
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
| CLKFB_IN | IOB | INPUT | LVCMOS25 | | | | | | |
|
|
| CLKFB_OUT | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | ODDR | | |
|
|
| CLKIN | IOB | INPUT | LVCMOS25 | | | | | | |
|
|
| CPUCLK | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | OFF | | |
|
|
| CPUCLKIN | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| CPU_nAS | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| CPU_nBERR | IOB | OUTPUT | LVCMOS33 | | 2 | SLOW | OFF | | |
|
|
| CPU_nDSACK | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | | | |
|
|
| CPU_nSTERM | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | | | |
|
|
| FPUCLK | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | OFF | | |
|
|
| FSB_A<1> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<2> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<3> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<4> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<5> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<6> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<7> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<8> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<9> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<10> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<11> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<12> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<13> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<14> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<15> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<16> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<17> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<18> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<19> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<20> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<21> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<22> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<23> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<24> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<25> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<26> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<27> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<28> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<29> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<30> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_A<31> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_FC<0> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_FC<1> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_FC<2> | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| FSB_RnW | IOB | INPUT | LVCMOS33 | | | | | | |
|
|
| IOB_nHALT | IOB | INPUT | LVCMOS33 | | | | ILATCH | | |
|
|
| RAM_CLK01 | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | ODDR | | |
|
|
| nFPUCS | IOB | OUTPUT | LVCMOS33 | | 24 | FAST | | | |
|
|
| nRESOE | IOB | OUTPUT | LVCMOS33 | | 2 | QUIE | | | |
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
|
|
Section 7 - RPMs
|
|
----------------
|
|
|
|
Section 8 - Guide Report
|
|
------------------------
|
|
Guide not run on this design.
|
|
|
|
Section 9 - Area Group and Partition Summary
|
|
--------------------------------------------
|
|
|
|
Partition Implementation Status
|
|
-------------------------------
|
|
|
|
No Partitions were found in this design.
|
|
|
|
-------------------------------
|
|
|
|
Area Group Information
|
|
----------------------
|
|
|
|
No area groups were found in this design.
|
|
|
|
----------------------
|
|
|
|
Section 10 - Timing Report
|
|
--------------------------
|
|
A logic-level (pre-route) timing report can be generated by using Xilinx static
|
|
timing analysis tools, Timing Analyzer (GUI) or TRCE (command line), with the
|
|
mapped NCD and PCF files. Please note that this timing report will be generated
|
|
using estimated delay information. For accurate numbers, please generate a
|
|
timing report with the post Place and Route NCD file.
|
|
|
|
For more information about the Timing Analyzer, consult the Xilinx Timing
|
|
Analyzer Reference Manual; for more information about TRCE, consult the Xilinx
|
|
Command Line Tools User Guide "TRACE" chapter.
|
|
|
|
Section 11 - Configuration String Details
|
|
-----------------------------------------
|
|
Use the "-detail" map option to print out Configuration Strings
|
|
|
|
Section 12 - Control Set Information
|
|
------------------------------------
|
|
Use the "-detail" map option to print out Control Set Information.
|
|
|
|
Section 13 - Utilization by Hierarchy
|
|
-------------------------------------
|
|
Use the "-detail" map option to print out the Utilization by Hierarchy section.
|