2021-10-29 10:04:59 +00:00
|
|
|
<?xml version='1.0' encoding='UTF-8'?>
|
|
|
|
<report-views version="2.0" >
|
|
|
|
<header>
|
2024-09-06 10:05:06 +00:00
|
|
|
<DateModified>2024-09-06T04:31:50</DateModified>
|
2022-03-29 08:23:54 +00:00
|
|
|
<ModuleName>WarpSE</ModuleName>
|
2023-07-16 03:21:41 +00:00
|
|
|
<SummaryTimeStamp>2023-04-10T19:23:46</SummaryTimeStamp>
|
2024-09-06 10:05:06 +00:00
|
|
|
<SavedFilePath>Z:/Repos/WarpSE/cpld/XC95144XL/iseconfig/WarpSE.xreport</SavedFilePath>
|
|
|
|
<ImplementationReportsDirectory>Z:/Repos/WarpSE/cpld/XC95144XL\</ImplementationReportsDirectory>
|
2023-04-07 06:33:04 +00:00
|
|
|
<DateInitialized>2023-04-07T01:51:28</DateInitialized>
|
2021-10-29 10:04:59 +00:00
|
|
|
<EnableMessageFiltering>false</EnableMessageFiltering>
|
|
|
|
</header>
|
|
|
|
<body>
|
|
|
|
<viewgroup label="Design Overview" >
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Unknown" program="implementation" ShowPartitionData="false" type="FPGASummary" file="WarpSE_summary.html" label="Summary" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Design Overview" target="Design Overview" />
|
|
|
|
<toc-item title="Design Utilization Summary" target="Design Utilization Summary" />
|
|
|
|
<toc-item title="Performance Summary" target="Performance Summary" />
|
|
|
|
<toc-item title="Failing Constraints" target="Failing Constraints" />
|
|
|
|
<toc-item title="Detailed Reports" target="Detailed Reports" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Unknown" program="implementation" contextTags="FPGA_ONLY" hidden="true" type="HTML" file="WarpSE_envsettings.html" label="System Settings" />
|
|
|
|
<view inputState="Translated" program="map" locator="MAP_IOB_TABLE" contextTags="FPGA_ONLY" hidden="true" type="IOBProperties" file="WarpSE_map.xrpt" label="IOB Properties" />
|
|
|
|
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Control_Sets" file="WarpSE_map.xrpt" label="Control Set Information" />
|
|
|
|
<view inputState="Translated" program="map" locator="MAP_MODULE_HIERARCHY" contextTags="FPGA_ONLY" hidden="true" type="Module_Utilization" file="WarpSE_map.xrpt" label="Module Level Utilization" />
|
|
|
|
<view inputState="Mapped" program="par" locator="CONSTRAINT_TABLE" contextTags="FPGA_ONLY" hidden="true" type="ConstraintsData" file="WarpSE.ptwx" label="Timing Constraints" translator="ptwxToTableXML.xslt" />
|
|
|
|
<view inputState="Mapped" program="par" locator="PAR_PINOUT_BY_PIN_NUMBER" contextTags="FPGA_ONLY" hidden="true" type="PinoutData" file="WarpSE_par.xrpt" label="Pinout Report" />
|
|
|
|
<view inputState="Mapped" program="par" locator="PAR_CLOCK_TABLE" contextTags="FPGA_ONLY" hidden="true" type="ClocksData" file="WarpSE_par.xrpt" label="Clock Report" />
|
|
|
|
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY,EDK_OFF" hidden="true" type="Timing_Analyzer" file="WarpSE.twx" label="Static Timing" />
|
|
|
|
<view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="EXTERNAL_HTML" file="WarpSE_html/fit/report.htm" label="CPLD Fitter Report" />
|
|
|
|
<view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="EXTERNAL_HTML" file="WarpSE_html/tim/report.htm" label="CPLD Timing Report" />
|
2021-10-29 10:04:59 +00:00
|
|
|
</viewgroup>
|
|
|
|
<viewgroup label="XPS Errors and Warnings" >
|
|
|
|
<view program="platgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/platgen.xmsgs" label="Platgen Messages" />
|
|
|
|
<view program="simgen" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/simgen.xmsgs" label="Simgen Messages" />
|
|
|
|
<view program="bitinit" WrapMessages="true" contextTags="EDK_ON" hidden="true" type="MessageList" hideColumns="Filtered" file="__xps/ise/_xmsgs/bitinit.xmsgs" label="BitInit Messages" />
|
|
|
|
</viewgroup>
|
|
|
|
<viewgroup label="XPS Reports" >
|
|
|
|
<view inputState="PreSynthesized" program="platgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="platgen.log" label="Platgen Log File" />
|
|
|
|
<view inputState="PreSynthesized" program="simgen" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="simgen.log" label="Simgen Log File" />
|
|
|
|
<view inputState="PreSynthesized" program="bitinit" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="bitinit.log" label="BitInit Log File" />
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="PreSynthesized" program="system" contextTags="EDK_ON" hidden="true" type="Secondary_Report" file="WarpSE.log" label="System Log File" />
|
2021-10-29 10:04:59 +00:00
|
|
|
</viewgroup>
|
|
|
|
<viewgroup label="Errors and Warnings" >
|
|
|
|
<view program="pn" WrapMessages="true" contextTags="EDK_OFF" type="MessageList" hideColumns="Filtered, New" file="_xmsgs/pn_parser.xmsgs" label="Parser Messages" />
|
|
|
|
<view program="xst" WrapMessages="true" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="MessageList" hideColumns="Filtered" file="_xmsgs/xst.xmsgs" label="Synthesis Messages" />
|
|
|
|
<view inputState="Synthesized" program="ngdbuild" WrapMessages="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/ngdbuild.xmsgs" label="Translation Messages" />
|
|
|
|
<view inputState="Translated" program="map" WrapMessages="true" contextTags="FPGA_ONLY" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/map.xmsgs" label="Map Messages" />
|
|
|
|
<view inputState="Mapped" program="par" WrapMessages="true" contextTags="FPGA_ONLY" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/par.xmsgs" label="Place and Route Messages" />
|
|
|
|
<view inputState="Routed" program="trce" WrapMessages="true" contextTags="FPGA_ONLY" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/trce.xmsgs" label="Timing Messages" />
|
|
|
|
<view inputState="Routed" program="xpwr" WrapMessages="true" contextTags="EDK_OFF" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/xpwr.xmsgs" label="Power Messages" />
|
|
|
|
<view inputState="Routed" program="bitgen" WrapMessages="true" contextTags="FPGA_ONLY" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/bitgen.xmsgs" label="Bitgen Messages" />
|
|
|
|
<view inputState="Translated" program="cpldfit" WrapMessages="true" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="MessageList" hideColumns="Filtered" file="_xmsgs/cpldfit.xmsgs" label="Fitter Messages" />
|
|
|
|
<view inputState="Current" program="implementation" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/map.xmsgs,_xmsgs/par.xmsgs,_xmsgs/trce.xmsgs,_xmsgs/xpwr.xmsgs,_xmsgs/bitgen.xmsgs" contextTags="FPGA_ONLY" hidden="true" type="MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages" />
|
|
|
|
<view inputState="Current" program="fitting" WrapMessages="true" fileList="_xmsgs/xst.xmsgs,_xmsgs/ngdbuild.xmsgs,_xmsgs/cpldfit.xmsgs,_xmsgs/xpwr.xmsgs" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="CPLD_MessageList" hideColumns="Filtered" file="_xmsgs/*.xmsgs" label="All Implementation Messages (CPLD)" />
|
|
|
|
</viewgroup>
|
|
|
|
<viewgroup label="Detailed Reports" >
|
2022-03-29 08:23:54 +00:00
|
|
|
<view program="xst" contextTags="XST_ONLY,EDK_OFF" hidden="false" type="Report" file="WarpSE.syr" label="Synthesis Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright " searchDir="Forward" />
|
|
|
|
<toc-item title="Synthesis Options Summary" target=" Synthesis Options Summary " />
|
|
|
|
<toc-item title="HDL Compilation" target=" HDL Compilation " />
|
|
|
|
<toc-item title="Design Hierarchy Analysis" target=" Design Hierarchy Analysis " />
|
|
|
|
<toc-item title="HDL Analysis" target=" HDL Analysis " />
|
|
|
|
<toc-item title="HDL Parsing" target=" HDL Parsing " />
|
|
|
|
<toc-item title="HDL Elaboration" target=" HDL Elaboration " />
|
|
|
|
<toc-item title="HDL Synthesis" target=" HDL Synthesis " />
|
|
|
|
<toc-item title="HDL Synthesis Report" target="HDL Synthesis Report" searchCnt="2" searchDir="Backward" subItemLevel="1" />
|
|
|
|
<toc-item title="Advanced HDL Synthesis" target=" Advanced HDL Synthesis " searchDir="Backward" />
|
|
|
|
<toc-item title="Advanced HDL Synthesis Report" target="Advanced HDL Synthesis Report" subItemLevel="1" />
|
|
|
|
<toc-item title="Low Level Synthesis" target=" Low Level Synthesis " />
|
|
|
|
<toc-item title="Partition Report" target=" Partition Report " />
|
|
|
|
<toc-item title="Final Report" target=" Final Report " />
|
|
|
|
<toc-item title="Design Summary" target=" Design Summary " />
|
|
|
|
<toc-item title="Primitive and Black Box Usage" target="Primitive and Black Box Usage:" subItemLevel="1" />
|
|
|
|
<toc-item title="Device Utilization Summary" target="Device utilization summary:" subItemLevel="1" />
|
|
|
|
<toc-item title="Partition Resource Summary" target="Partition Resource Summary:" subItemLevel="1" />
|
|
|
|
<toc-item title="Timing Report" target="Timing Report" subItemLevel="1" />
|
|
|
|
<toc-item title="Clock Information" target="Clock Information" subItemLevel="2" />
|
|
|
|
<toc-item title="Asynchronous Control Signals Information" target="Asynchronous Control Signals Information" subItemLevel="2" />
|
|
|
|
<toc-item title="Timing Summary" target="Timing Summary" subItemLevel="2" />
|
|
|
|
<toc-item title="Timing Details" target="Timing Details" subItemLevel="2" />
|
|
|
|
<toc-item title="Cross Clock Domains Report" target="Cross Clock Domains Report:" subItemLevel="2" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view program="synplify" contextTags="SYNPLIFY_ONLY,EDK_OFF" hidden="true" type="Report" file="WarpSE.srr" label="Synplify Report" />
|
|
|
|
<view program="precision" contextTags="PRECISION_ONLY,EDK_OFF" hidden="true" type="Report" file="WarpSE.prec_log" label="Precision Report" />
|
|
|
|
<view inputState="Synthesized" program="ngdbuild" type="Report" file="WarpSE.bld" label="Translation Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Command Line" target="Command Line:" />
|
|
|
|
<toc-item title="Partition Status" target="Partition Implementation Status" />
|
|
|
|
<toc-item title="Final Summary" target="NGDBUILD Design Results Summary:" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Report" file="WarpSE_map.mrp" label="Map Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
<toc-item title="Section 1: Errors" target="Section 1 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 2: Warnings" target="Section 2 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 3: Infos" target="Section 3 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 4: Removed Logic Summary" target="Section 4 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 5: Removed Logic" target="Section 5 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 6: IOB Properties" target="Section 6 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 7: RPMs" target="Section 7 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 8: Guide Report" target="Section 8 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 9: Area Group and Partition Summary" target="Section 9 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 10: Timing Report" target="Section 10 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 11: Configuration String Details" target="Section 11 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 12: Control Set Information" target="Section 12 -" searchDir="Backward" />
|
|
|
|
<toc-item title="Section 13: Utilization by Hierarchy" target="Section 13 -" searchDir="Backward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Report" file="WarpSE.par" label="Place and Route Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Device Utilization" target="Device Utilization Summary:" />
|
|
|
|
<toc-item title="Router Information" target="Starting Router" />
|
|
|
|
<toc-item title="Partition Status" target="Partition Implementation Status" />
|
|
|
|
<toc-item title="Clock Report" target="Generating Clock Report" />
|
|
|
|
<toc-item title="Timing Results" target="Timing Score:" />
|
|
|
|
<toc-item title="Final Summary" target="Peak Memory Usage:" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="trce" contextTags="FPGA_ONLY" hidden="true" type="Report" file="WarpSE.twr" label="Post-PAR Static Timing Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Timing Report Description" target="Device,package,speed:" />
|
|
|
|
<toc-item title="Informational Messages" target="INFO:" />
|
|
|
|
<toc-item title="Warning Messages" target="WARNING:" />
|
|
|
|
<toc-item title="Timing Constraints" target="Timing constraint:" />
|
|
|
|
<toc-item title="Derived Constraint Report" target="Derived Constraint Report" />
|
|
|
|
<toc-item title="Data Sheet Report" target="Data Sheet report:" />
|
|
|
|
<toc-item title="Timing Summary" target="Timing summary:" />
|
|
|
|
<toc-item title="Trace Settings" target="Trace Settings:" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Translated" program="cpldfit" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="Report" file="WarpSE.rpt" label="CPLD Fitter Report (Text)" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="cpldfit:" searchDir="Forward" />
|
|
|
|
<toc-item title="Resources Summary" target="** Mapped Resource Summary **" />
|
|
|
|
<toc-item title="Pin Resources" target="** Pin Resources **" />
|
|
|
|
<toc-item title="Global Resources" target="** Global Control Resources **" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Fitted" program="taengine" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="Report" file="WarpSE.tim" label="CPLD Timing Report (Text)" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Performance Summary Report" searchDir="Forward" />
|
|
|
|
<toc-item title="Performance Summary" target="Performance Summary:" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="xpwr" contextTags="EDK_OFF" type="Report" file="WarpSE.pwr" label="Power Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Power summary" target="Power summary" />
|
|
|
|
<toc-item title="Thermal summary" target="Thermal summary" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="true" type="Report" file="WarpSE.bgn" label="Bitgen Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Bitgen Options" target="Summary of Bitgen Options:" />
|
|
|
|
<toc-item title="Final Summary" target="DRC detected" />
|
|
|
|
</view>
|
|
|
|
</viewgroup>
|
|
|
|
<viewgroup label="Secondary Reports" >
|
|
|
|
<view inputState="PreSynthesized" program="isim" hidden="if_missing" type="Secondary_Report" file="isim.log" label="ISIM Simulator Log" />
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Synthesized" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/synthesis/WarpSE_synthesis.nlf" label="Post-Synthesis Simulation Model Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/translate/WarpSE_translate.nlf" label="Post-Translate Simulation Model Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Translated" program="netgen" hidden="if_missing" type="Secondary_Report" file="WarpSE_tran_fecn.nlf" label="Post-Translate Formality Netlist Report" />
|
|
|
|
<view inputState="Translated" program="map" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE_map.map" label="Map Log File" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
<toc-item title="Design Information" target="Design Information" />
|
|
|
|
<toc-item title="Design Summary" target="Design Summary" />
|
|
|
|
</view>
|
|
|
|
<view inputState="Routed" program="smartxplorer" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="smartxplorer_results/smartxplorer.txt" label="SmartXplorer Report" />
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="trce" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE_preroute.twr" label="Post-Map Static Timing Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
<toc-item title="Timing Report Description" target="Device,package,speed:" />
|
|
|
|
<toc-item title="Informational Messages" target="INFO:" />
|
|
|
|
<toc-item title="Warning Messages" target="WARNING:" />
|
|
|
|
<toc-item title="Timing Constraints" target="Timing constraint:" />
|
|
|
|
<toc-item title="Derived Constraint Report" target="Derived Constraint Report" />
|
|
|
|
<toc-item title="Data Sheet Report" target="Data Sheet report:" />
|
|
|
|
<toc-item title="Timing Summary" target="Timing summary:" />
|
|
|
|
<toc-item title="Trace Settings" target="Trace Settings:" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="netgen" hidden="if_missing" type="Secondary_Report" file="netgen/map/WarpSE_map.nlf" label="Post-Map Simulation Model Report" />
|
|
|
|
<view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE_map.psr" label="Physical Synthesis Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Pad_Report" file="WarpSE_pad.txt" label="Pad Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.unroutes" label="Unroutes Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="map" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE_preroute.tsi" label="Post-Map Constraints Interaction Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Mapped" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.grf" label="Guide Results Report" />
|
|
|
|
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.dly" label="Asynchronous Delay Report" />
|
|
|
|
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.clk_rgn" label="Clock Region Report" />
|
|
|
|
<view inputState="Routed" program="par" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.tsi" label="Post-Place and Route Constraints Interaction Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Copyright (c)" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="WarpSE_par_fecn.nlf" label="Post-Place and Route Formality Netlist Report" />
|
|
|
|
<view inputState="Routed" program="netgen" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="netgen/par/WarpSE_timesim.nlf" label="Post-Place and Route Simulation Model Report" />
|
|
|
|
<view inputState="Routed" program="netgen" hidden="if_missing" type="Secondary_Report" file="WarpSE_sta.nlf" label="Primetime Netlist Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="Release" searchDir="Forward" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="ibiswriter" hidden="if_missing" type="Secondary_Report" file="WarpSE.ibs" label="IBIS Model" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="IBIS Models for" searchDir="Forward" />
|
|
|
|
<toc-item title="Component" target="Component " />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.lck" label="Back-annotate Pin Report" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="pin2ucf Report File" searchDir="Forward" />
|
|
|
|
<toc-item title="Constraint Conflicts Information" target="Constraint Conflicts Information" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Routed" program="pin2ucf" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="WarpSE.lpc" label="Locked Pin Constraints" >
|
2021-10-29 10:04:59 +00:00
|
|
|
<toc-item title="Top of Report" target="top.lpc" searchDir="Forward" />
|
|
|
|
<toc-item title="Newly Added Constraints" target="The following constraints were newly added" />
|
|
|
|
</view>
|
2022-03-29 08:23:54 +00:00
|
|
|
<view inputState="Translated" program="netgen" contextTags="CPLD_ONLY,EDK_OFF" hidden="false" type="Secondary_Report" file="netgen/fit/WarpSE_timesim.nlf" label="Post-Fit Simulation Model Report" />
|
2021-10-29 10:04:59 +00:00
|
|
|
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="true" type="HTML" file="usage_statistics_webtalk.html" label="WebTalk Report" />
|
|
|
|
<view inputState="Routed" program="bitgen" contextTags="FPGA_ONLY" hidden="true" type="Secondary_Report" file="webtalk.log" label="WebTalk Log File" />
|
|
|
|
</viewgroup>
|
|
|
|
</body>
|
|
|
|
</report-views>
|