2004-07-26 18:45:48 +00:00
|
|
|
//===-- X86PeepholeOpt.cpp - X86 Peephole Optimizer -----------------------===//
|
2005-04-21 23:38:14 +00:00
|
|
|
//
|
2003-10-20 19:43:21 +00:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
2005-04-21 23:38:14 +00:00
|
|
|
//
|
2003-10-20 19:43:21 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2003-01-13 01:01:59 +00:00
|
|
|
//
|
|
|
|
// This file contains a peephole optimizer for the X86.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "X86.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2004-02-10 21:18:55 +00:00
|
|
|
#include "llvm/Target/MRegisterInfo.h"
|
2004-02-22 04:44:58 +00:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2004-09-01 22:55:40 +00:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2003-11-30 06:13:25 +00:00
|
|
|
using namespace llvm;
|
2003-11-11 22:41:34 +00:00
|
|
|
|
2003-01-13 01:01:59 +00:00
|
|
|
namespace {
|
2003-12-01 05:15:28 +00:00
|
|
|
Statistic<> NumPHOpts("x86-peephole",
|
|
|
|
"Number of peephole optimization performed");
|
2004-02-22 04:44:58 +00:00
|
|
|
Statistic<> NumPHMoves("x86-peephole", "Number of peephole moves folded");
|
2003-01-13 01:01:59 +00:00
|
|
|
struct PH : public MachineFunctionPass {
|
|
|
|
virtual bool runOnMachineFunction(MachineFunction &MF);
|
|
|
|
|
|
|
|
bool PeepholeOptimize(MachineBasicBlock &MBB,
|
2005-07-27 06:12:32 +00:00
|
|
|
MachineBasicBlock::iterator &I);
|
2003-01-13 01:01:59 +00:00
|
|
|
|
|
|
|
virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
2003-11-30 06:13:25 +00:00
|
|
|
FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
|
2003-01-13 01:01:59 +00:00
|
|
|
|
|
|
|
bool PH::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
bool Changed = false;
|
|
|
|
|
|
|
|
for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
|
2003-01-16 18:07:13 +00:00
|
|
|
for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
|
2003-12-01 05:15:28 +00:00
|
|
|
if (PeepholeOptimize(*BI, I)) {
|
2005-07-27 06:12:32 +00:00
|
|
|
Changed = true;
|
2003-12-01 05:15:28 +00:00
|
|
|
++NumPHOpts;
|
|
|
|
} else
|
2005-07-27 06:12:32 +00:00
|
|
|
++I;
|
2003-01-13 01:01:59 +00:00
|
|
|
|
|
|
|
return Changed;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
|
2005-07-27 06:12:32 +00:00
|
|
|
MachineBasicBlock::iterator &I) {
|
2004-02-12 02:27:10 +00:00
|
|
|
assert(I != MBB.end());
|
2004-02-14 01:18:34 +00:00
|
|
|
MachineBasicBlock::iterator NextI = next(I);
|
2004-02-12 02:27:10 +00:00
|
|
|
|
|
|
|
MachineInstr *MI = I;
|
|
|
|
MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
|
2003-01-13 01:01:59 +00:00
|
|
|
unsigned Size = 0;
|
|
|
|
switch (MI->getOpcode()) {
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::MOV8rr:
|
|
|
|
case X86::MOV16rr:
|
|
|
|
case X86::MOV32rr: // Destroy X = X copies...
|
2003-01-13 01:01:59 +00:00
|
|
|
if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
|
|
|
|
I = MBB.erase(I);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
|
Emit x86 instructions for: A = B op C, where A and B are 16-bit registers,
C is a constant which can be sign-extended from 8 bits without value loss,
and op is one of: add, sub, imul, and, or, xor.
This allows the JIT to emit the one byte version of the constant instead of
the two or 4 byte version. Because these instructions are very common, this
can save a LOT of code space. For example, I sampled two benchmarks, 176.gcc
and 254.gap.
BM Old New Reduction
176.gcc 2673621 2548962 4.89%
254.gap 498261 475104 4.87%
Note that while the percentage is not spectacular, this did eliminate
124.6 _KILOBYTES_ of codespace from gcc. Not bad.
Note that this doesn't effect the llc version at all, because the assembler
already does this optimization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@9284 91177308-0d34-0410-b5e6-96231b3b80d8
2003-10-20 05:53:31 +00:00
|
|
|
// A large number of X86 instructions have forms which take an 8-bit
|
|
|
|
// immediate despite the fact that the operands are 16 or 32 bits. Because
|
|
|
|
// this can save three bytes of code size (and icache space), we want to
|
|
|
|
// shrink them if possible.
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::IMUL16rri: case X86::IMUL32rri:
|
2004-02-04 22:17:40 +00:00
|
|
|
assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
|
|
|
|
if (MI->getOperand(2).isImmediate()) {
|
|
|
|
int Val = MI->getOperand(2).getImmedValue();
|
|
|
|
// If the value is the same when signed extended from 8 bits...
|
|
|
|
if (Val == (signed int)(signed char)Val) {
|
|
|
|
unsigned Opcode;
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default: assert(0 && "Unknown opcode value!");
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::IMUL16rri: Opcode = X86::IMUL16rri8; break;
|
|
|
|
case X86::IMUL32rri: Opcode = X86::IMUL32rri8; break;
|
2004-02-04 22:17:40 +00:00
|
|
|
}
|
|
|
|
unsigned R0 = MI->getOperand(0).getReg();
|
|
|
|
unsigned R1 = MI->getOperand(1).getReg();
|
2004-02-12 02:27:10 +00:00
|
|
|
I = MBB.insert(MBB.erase(I),
|
|
|
|
BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
|
2004-02-04 22:17:40 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::ADD16ri: case X86::ADD32ri: case X86::ADC32ri:
|
2004-10-06 04:01:02 +00:00
|
|
|
case X86::SUB16ri: case X86::SUB32ri:
|
|
|
|
case X86::SBB16ri: case X86::SBB32ri:
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::AND16ri: case X86::AND32ri:
|
|
|
|
case X86::OR16ri: case X86::OR32ri:
|
|
|
|
case X86::XOR16ri: case X86::XOR32ri:
|
2004-02-04 22:17:40 +00:00
|
|
|
assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
|
|
|
|
if (MI->getOperand(1).isImmediate()) {
|
|
|
|
int Val = MI->getOperand(1).getImmedValue();
|
Emit x86 instructions for: A = B op C, where A and B are 16-bit registers,
C is a constant which can be sign-extended from 8 bits without value loss,
and op is one of: add, sub, imul, and, or, xor.
This allows the JIT to emit the one byte version of the constant instead of
the two or 4 byte version. Because these instructions are very common, this
can save a LOT of code space. For example, I sampled two benchmarks, 176.gcc
and 254.gap.
BM Old New Reduction
176.gcc 2673621 2548962 4.89%
254.gap 498261 475104 4.87%
Note that while the percentage is not spectacular, this did eliminate
124.6 _KILOBYTES_ of codespace from gcc. Not bad.
Note that this doesn't effect the llc version at all, because the assembler
already does this optimization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@9284 91177308-0d34-0410-b5e6-96231b3b80d8
2003-10-20 05:53:31 +00:00
|
|
|
// If the value is the same when signed extended from 8 bits...
|
|
|
|
if (Val == (signed int)(signed char)Val) {
|
|
|
|
unsigned Opcode;
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default: assert(0 && "Unknown opcode value!");
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::ADD16ri: Opcode = X86::ADD16ri8; break;
|
|
|
|
case X86::ADD32ri: Opcode = X86::ADD32ri8; break;
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::ADC32ri: Opcode = X86::ADC32ri8; break;
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::SUB16ri: Opcode = X86::SUB16ri8; break;
|
|
|
|
case X86::SUB32ri: Opcode = X86::SUB32ri8; break;
|
2004-10-06 04:01:02 +00:00
|
|
|
case X86::SBB16ri: Opcode = X86::SBB16ri8; break;
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::SBB32ri: Opcode = X86::SBB32ri8; break;
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::AND16ri: Opcode = X86::AND16ri8; break;
|
|
|
|
case X86::AND32ri: Opcode = X86::AND32ri8; break;
|
|
|
|
case X86::OR16ri: Opcode = X86::OR16ri8; break;
|
|
|
|
case X86::OR32ri: Opcode = X86::OR32ri8; break;
|
|
|
|
case X86::XOR16ri: Opcode = X86::XOR16ri8; break;
|
|
|
|
case X86::XOR32ri: Opcode = X86::XOR32ri8; break;
|
Emit x86 instructions for: A = B op C, where A and B are 16-bit registers,
C is a constant which can be sign-extended from 8 bits without value loss,
and op is one of: add, sub, imul, and, or, xor.
This allows the JIT to emit the one byte version of the constant instead of
the two or 4 byte version. Because these instructions are very common, this
can save a LOT of code space. For example, I sampled two benchmarks, 176.gcc
and 254.gap.
BM Old New Reduction
176.gcc 2673621 2548962 4.89%
254.gap 498261 475104 4.87%
Note that while the percentage is not spectacular, this did eliminate
124.6 _KILOBYTES_ of codespace from gcc. Not bad.
Note that this doesn't effect the llc version at all, because the assembler
already does this optimization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@9284 91177308-0d34-0410-b5e6-96231b3b80d8
2003-10-20 05:53:31 +00:00
|
|
|
}
|
|
|
|
unsigned R0 = MI->getOperand(0).getReg();
|
2004-02-17 05:25:50 +00:00
|
|
|
I = MBB.insert(MBB.erase(I),
|
2004-02-22 19:23:26 +00:00
|
|
|
BuildMI(Opcode, 1, R0, MachineOperand::UseAndDef)
|
|
|
|
.addZImm((char)Val));
|
2004-02-17 05:25:50 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::ADD16mi: case X86::ADD32mi: case X86::ADC32mi:
|
2004-10-06 04:01:02 +00:00
|
|
|
case X86::SUB16mi: case X86::SUB32mi:
|
|
|
|
case X86::SBB16mi: case X86::SBB32mi:
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::AND16mi: case X86::AND32mi:
|
|
|
|
case X86::OR16mi: case X86::OR32mi:
|
|
|
|
case X86::XOR16mi: case X86::XOR32mi:
|
2004-02-17 05:25:50 +00:00
|
|
|
assert(MI->getNumOperands() == 5 && "These should all have 5 operands!");
|
|
|
|
if (MI->getOperand(4).isImmediate()) {
|
|
|
|
int Val = MI->getOperand(4).getImmedValue();
|
|
|
|
// If the value is the same when signed extended from 8 bits...
|
|
|
|
if (Val == (signed int)(signed char)Val) {
|
|
|
|
unsigned Opcode;
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default: assert(0 && "Unknown opcode value!");
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::ADD16mi: Opcode = X86::ADD16mi8; break;
|
|
|
|
case X86::ADD32mi: Opcode = X86::ADD32mi8; break;
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::ADC32mi: Opcode = X86::ADC32mi8; break;
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::SUB16mi: Opcode = X86::SUB16mi8; break;
|
|
|
|
case X86::SUB32mi: Opcode = X86::SUB32mi8; break;
|
2004-10-06 04:01:02 +00:00
|
|
|
case X86::SBB16mi: Opcode = X86::SBB16mi8; break;
|
2004-04-02 07:11:10 +00:00
|
|
|
case X86::SBB32mi: Opcode = X86::SBB32mi8; break;
|
A big X86 instruction rename. The instructions are renamed to make
their names more decriptive. A name consists of the base name, a
default operand size followed by a character per operand with an
optional special size. For example:
ADD8rr -> add, 8-bit register, 8-bit register
IMUL16rmi -> imul, 16-bit register, 16-bit memory, 16-bit immediate
IMUL16rmi8 -> imul, 16-bit register, 16-bit memory, 8-bit immediate
MOVSX32rm16 -> movsx, 32-bit register, 16-bit memory
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@11995 91177308-0d34-0410-b5e6-96231b3b80d8
2004-02-29 08:50:03 +00:00
|
|
|
case X86::AND16mi: Opcode = X86::AND16mi8; break;
|
|
|
|
case X86::AND32mi: Opcode = X86::AND32mi8; break;
|
|
|
|
case X86::OR16mi: Opcode = X86::OR16mi8; break;
|
|
|
|
case X86::OR32mi: Opcode = X86::OR32mi8; break;
|
|
|
|
case X86::XOR16mi: Opcode = X86::XOR16mi8; break;
|
|
|
|
case X86::XOR32mi: Opcode = X86::XOR32mi8; break;
|
2004-02-17 05:25:50 +00:00
|
|
|
}
|
|
|
|
unsigned R0 = MI->getOperand(0).getReg();
|
2004-02-17 06:02:15 +00:00
|
|
|
unsigned Scale = MI->getOperand(1).getImmedValue();
|
|
|
|
unsigned R1 = MI->getOperand(2).getReg();
|
2005-01-11 22:58:43 +00:00
|
|
|
if (MI->getOperand(3).isImmediate()) {
|
|
|
|
unsigned Offset = MI->getOperand(3).getImmedValue();
|
|
|
|
I = MBB.insert(MBB.erase(I),
|
|
|
|
BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
|
|
|
|
addReg(R1).addSImm(Offset).addZImm((char)Val));
|
|
|
|
} else if (MI->getOperand(3).isGlobalAddress()) {
|
|
|
|
GlobalValue *GA = MI->getOperand(3).getGlobal();
|
2005-01-12 05:17:28 +00:00
|
|
|
int Offset = MI->getOperand(3).getOffset();
|
2005-01-11 22:58:43 +00:00
|
|
|
I = MBB.insert(MBB.erase(I),
|
|
|
|
BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
|
2005-01-12 05:17:28 +00:00
|
|
|
addReg(R1).addGlobalAddress(GA, false, Offset).
|
|
|
|
addZImm((char)Val));
|
2005-01-11 22:58:43 +00:00
|
|
|
}
|
Emit x86 instructions for: A = B op C, where A and B are 16-bit registers,
C is a constant which can be sign-extended from 8 bits without value loss,
and op is one of: add, sub, imul, and, or, xor.
This allows the JIT to emit the one byte version of the constant instead of
the two or 4 byte version. Because these instructions are very common, this
can save a LOT of code space. For example, I sampled two benchmarks, 176.gcc
and 254.gap.
BM Old New Reduction
176.gcc 2673621 2548962 4.89%
254.gap 498261 475104 4.87%
Note that while the percentage is not spectacular, this did eliminate
124.6 _KILOBYTES_ of codespace from gcc. Not bad.
Note that this doesn't effect the llc version at all, because the assembler
already does this optimization.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@9284 91177308-0d34-0410-b5e6-96231b3b80d8
2003-10-20 05:53:31 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
2003-01-13 01:01:59 +00:00
|
|
|
default:
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|