..
AsmParser
R600/SI: Start implementing an assembler
2014-11-14 14:08:00 +00:00
InstPrinter
R600/SI: Change mubuf offsets to print as decimal
2014-12-03 03:12:13 +00:00
MCTargetDesc
R600/SI: Restore PrivateGlobalPrefix to the default ELF value of ".L"
2014-12-06 05:34:34 +00:00
TargetInfo
AMDGPU.h
R600/SI: Add SIFoldOperands pass
2014-11-21 22:06:37 +00:00
AMDGPU.td
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
AMDGPUAlwaysInlinePass.cpp
Reapply: R600: Make sure to inline all internal functions
2014-11-03 19:49:05 +00:00
AMDGPUAsmPrinter.cpp
Silencing a 32-bit implicit conversion warning in MSVC; NFC.
2014-12-03 14:39:58 +00:00
AMDGPUAsmPrinter.h
R600/SI: Emit amd_kernel_code_t header for AMDGPU environment
2014-12-02 22:00:07 +00:00
AMDGPUCallingConv.td
AMDGPUFrameLowering.cpp
AMDGPUFrameLowering.h
AMDGPUInstrInfo.cpp
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
AMDGPUInstrInfo.h
AMDGPUInstrInfo.td
R600/SI: fmin/fmax_legacy are not associative
2014-12-12 02:30:33 +00:00
AMDGPUInstructions.td
R600/SI: Make more unordered comparisons legal
2014-12-11 22:15:39 +00:00
AMDGPUIntrinsicInfo.cpp
AMDGPUIntrinsicInfo.h
AMDGPUIntrinsics.td
AMDGPUISelDAGToDAG.cpp
R600/SI: Set the ATC bit on all resource descriptors for the HSA runtime
2014-12-02 17:05:41 +00:00
AMDGPUISelLowering.cpp
R600: Fix min/max matching problems with unordered compares
2014-12-12 02:30:37 +00:00
AMDGPUISelLowering.h
R600: Fix min/max matching problems with unordered compares
2014-12-12 02:30:37 +00:00
AMDGPUMachineFunction.cpp
AMDGPUMachineFunction.h
Reapply "R600: Add new intrinsic to read work dimensions"
2014-10-14 20:05:26 +00:00
AMDGPUMCInstLower.cpp
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
AMDGPUMCInstLower.h
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
AMDGPUPromoteAlloca.cpp
R600: Don't promote allocas when one of the users is a ptrtoint instruction
2014-10-31 20:52:04 +00:00
AMDGPURegisterInfo.cpp
R600/SI: Enable inline assembly
2014-12-03 04:08:00 +00:00
AMDGPURegisterInfo.h
AMDGPURegisterInfo.td
AMDGPUSubtarget.cpp
R600/SI: Emit amd_kernel_code_t header for AMDGPU environment
2014-12-02 22:00:07 +00:00
AMDGPUSubtarget.h
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
AMDGPUTargetMachine.cpp
[CodeGen] Add print and verify pass after each MachineFunctionPass by default
2014-12-11 21:26:47 +00:00
AMDGPUTargetMachine.h
This patch changes the ownership of TLOF from TargetLoweringBase to TargetMachine so that different subtargets could share the TLOF effectively
2014-11-13 09:26:31 +00:00
AMDGPUTargetTransformInfo.cpp
Fix broken doxygen annotations, NFC
2014-11-12 18:25:06 +00:00
AMDILCFGStructurizer.cpp
AMDKernelCodeT.h
R600/SI: Emit amd_kernel_code_t header for AMDGPU environment
2014-12-02 22:00:07 +00:00
CaymanInstructions.td
CIInstructions.td
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
CMakeLists.txt
R600/SI: Add SIFoldOperands pass
2014-11-21 22:06:37 +00:00
EvergreenInstructions.td
R600/SI: Use REG_SEQUENCE instead of INSERT_SUBREGs
2014-11-02 23:46:54 +00:00
LLVMBuild.txt
R600/SI: Start implementing an assembler
2014-11-14 14:08:00 +00:00
Makefile
R600/SI: Start implementing an assembler
2014-11-14 14:08:00 +00:00
Processors.td
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
R600ClauseMergePass.cpp
R600ControlFlowFinalizer.cpp
R600Defines.h
R600EmitClauseMarkers.cpp
R600ExpandSpecialInstrs.cpp
R600InstrFormats.td
R600/SI: Start implementing an assembler
2014-11-14 14:08:00 +00:00
R600InstrInfo.cpp
Remove unused argument to CreateTargetScheduleState and change
2014-10-09 01:59:35 +00:00
R600InstrInfo.h
Remove unused argument to CreateTargetScheduleState and change
2014-10-09 01:59:35 +00:00
R600Instructions.td
R600/SI: Use unordered not equal instructions
2014-12-11 22:15:35 +00:00
R600Intrinsics.td
R600ISelLowering.cpp
R600: Fix min/max matching problems with unordered compares
2014-12-12 02:30:37 +00:00
R600ISelLowering.h
R600MachineFunctionInfo.cpp
R600MachineFunctionInfo.h
R600MachineScheduler.cpp
R600MachineScheduler.h
R600OptimizeVectorRegisters.cpp
R600Packetizer.cpp
R600RegisterInfo.cpp
R600RegisterInfo.h
R600RegisterInfo.td
R600Schedule.td
R600TextureIntrinsicsReplacer.cpp
R700Instructions.td
SIAnnotateControlFlow.cpp
SIDefines.h
R600/SI: Move more information into SIProgramInfo struct
2014-12-02 21:28:53 +00:00
SIFixSGPRCopies.cpp
R600/SI: Fix SIFixSGPRCopies for copies to physical registers
2014-12-03 05:22:39 +00:00
SIFixSGPRLiveRanges.cpp
SIFoldOperands.cpp
R600/SI: Add SIFoldOperands pass
2014-11-21 22:06:37 +00:00
SIInsertWaits.cpp
R600/SI: Disable VMEM and SMEM clauses by breaking them with S_NOP
2014-12-07 17:17:43 +00:00
SIInstrFormats.td
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
SIInstrInfo.cpp
R600/SI: Handle physical registers in getOpRegClass
2014-12-11 23:37:34 +00:00
SIInstrInfo.h
R600/SI: Set 20-bit immediate byte offset for SMRD on VI
2014-12-07 17:17:38 +00:00
SIInstrInfo.td
R600/SI: Set MayStore = 0 on MUBUF loads
2014-12-09 00:03:54 +00:00
SIInstructions.td
R600: Fix min/max matching problems with unordered compares
2014-12-12 02:30:37 +00:00
SIIntrinsics.td
SIISelLowering.cpp
R600/SI: Don't promote f32 select to i32
2014-12-12 02:30:29 +00:00
SIISelLowering.h
R600/SI: Combine min3/max3 instructions
2014-11-14 20:08:52 +00:00
SILoadStoreOptimizer.cpp
R600/SI: Fix live range error hidden by SIFoldOperands
2014-12-03 05:22:29 +00:00
SILowerControlFlow.cpp
Removing a variable that is initialized but never read. The original author has been alerted to the warning, in case this variable is meant to be used. Fixes -Werror builds in the meantime.
2014-11-24 14:03:16 +00:00
SILowerI1Copies.cpp
R600/SI: Remove i1 pseudo VALU ops
2014-12-03 05:22:35 +00:00
SIMachineFunctionInfo.cpp
SIMachineFunctionInfo.h
SIRegisterInfo.cpp
R600/SI: Fix allocating flat_scr_lo / flat_scr_hi
2014-11-25 07:53:06 +00:00
SIRegisterInfo.h
SIRegisterInfo.td
R600/SI: Fix assembly names for exec_hi and exec_lo
2014-11-14 14:08:04 +00:00
SISchedule.td
SIShrinkInstructions.cpp
R600/SI: Move continue after checking s_mov_b32.
2014-12-08 19:55:43 +00:00
SITypeRewriter.cpp
Revert "IR: MDNode => Value"
2014-11-11 21:30:22 +00:00
VIInstrFormats.td
R600/SI: Add VI instructions
2014-12-07 12:18:57 +00:00
VIInstructions.td
R600/SI: Set 20-bit immediate byte offset for SMRD on VI
2014-12-07 17:17:38 +00:00