.. |
absaddr-store.ll
|
Hexagon: Use multiclass for absolute addressing mode stores.
|
2013-02-05 18:15:34 +00:00 |
adde.ll
|
Hexagon: Expand addc, adde, subc and sube.
|
2013-03-05 19:04:47 +00:00 |
args.ll
|
Hexagon: Add encoding bits to the TFR64 instructions.
|
2013-03-05 18:42:28 +00:00 |
block-addr.ll
|
Hexagon: Add support to lower block address.
|
2013-03-07 19:10:28 +00:00 |
cext-check.ll
|
Hexagon: Move HexagonMCInst.h to MCTargetDesc/HexagonMCInst.h.
|
2013-02-20 16:13:27 +00:00 |
cext-valid-packet1.ll
|
Hexagon: Add constant extender support framework.
|
2013-03-01 17:37:13 +00:00 |
cext-valid-packet2.ll
|
Hexagon: Add constant extender support framework.
|
2013-03-01 17:37:13 +00:00 |
cmp_pred_reg.ll
|
Hexagon: Use TFR_cond with cmpb.[eq,gt,gtu] to handle
|
2013-02-05 19:20:45 +00:00 |
cmp_pred.ll
|
Hexagon: Use TFR_cond with cmpb.[eq,gt,gtu] to handle
|
2013-02-05 19:20:45 +00:00 |
cmp-to-genreg.ll
|
|
|
cmp-to-predreg.ll
|
|
|
cmpb_pred.ll
|
Hexagon: Use TFR_cond with cmpb.[eq,gt,gtu] to handle
|
2013-02-05 19:20:45 +00:00 |
combine_ir.ll
|
|
|
combine.ll
|
|
|
convertdptoint.ll
|
|
|
convertdptoll.ll
|
|
|
convertsptoint.ll
|
|
|
convertsptoll.ll
|
|
|
ctlz-cttz-ctpop.ll
|
Hexagon: Expand cttz, ctlz, and ctpop for now.
|
2013-02-21 19:39:40 +00:00 |
dadd.ll
|
|
|
dmul.ll
|
|
|
double.ll
|
|
|
doubleconvert-ieee-rnd-near.ll
|
|
|
dsub.ll
|
|
|
dualstore.ll
|
Hexagon: Add encoding bits to the TFR64 instructions.
|
2013-03-05 18:42:28 +00:00 |
fadd.ll
|
|
|
fcmp.ll
|
|
|
float.ll
|
|
|
floatconvert-ieee-rnd-near.ll
|
|
|
fmul.ll
|
|
|
frame.ll
|
|
|
fsub.ll
|
|
|
fusedandshift.ll
|
|
|
gp-plus-offset-load.ll
|
Hexagon: Use absolute addressing mode loads/stores for global+offset
|
2013-02-13 21:38:46 +00:00 |
gp-plus-offset-store.ll
|
Hexagon: Use absolute addressing mode loads/stores for global+offset
|
2013-02-13 21:38:46 +00:00 |
hwloop-cleanup.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-const.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-dbg.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-le.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-lt1.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-lt.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
hwloop-ne.ll
|
Extend Hexagon hardware loop generation to handle various additional cases:
|
2013-02-11 21:37:55 +00:00 |
i1_VarArg.ll
|
Hexagon: Handle i8, i16 and i1 Var Args.
|
2013-03-07 20:28:34 +00:00 |
i8_VarArg.ll
|
Hexagon: Handle i8, i16 and i1 Var Args.
|
2013-03-07 20:28:34 +00:00 |
i16_VarArg.ll
|
Hexagon: Handle i8, i16 and i1 Var Args.
|
2013-03-07 20:28:34 +00:00 |
idxload-with-zero-offset.ll
|
|
|
indirect-br.ll
|
Hexagon: Add support to lower block address.
|
2013-03-07 19:10:28 +00:00 |
lit.local.cfg
|
|
|
macint.ll
|
|
|
misaligned-access.ll
|
Hexagon: Removed asserts regarding alignment and offset.
|
2013-03-14 19:08:03 +00:00 |
mpy.ll
|
|
|
newvaluejump2.ll
|
|
|
newvaluejump.ll
|
|
|
newvaluestore.ll
|
|
|
opt-fabs.ll
|
|
|
opt-fneg.ll
|
|
|
postinc-load.ll
|
|
|
postinc-store.ll
|
Hexagon: Add testcase for post-increment store instructions.
|
2013-02-05 18:23:51 +00:00 |
pred-absolute-store.ll
|
Hexagon: Add support to generate predicated absolute addressing mode
|
2013-02-12 16:06:23 +00:00 |
predicate-copy.ll
|
Hexagon: add support for predicate-GPR copies.
|
2013-02-13 22:56:34 +00:00 |
remove_lsr.ll
|
|
|
simpletailcall.ll
|
|
|
static.ll
|
|
|
struct_args_large.ll
|
|
|
struct_args.ll
|
|
|
sube.ll
|
Hexagon: Expand addc, adde, subc and sube.
|
2013-03-05 19:04:47 +00:00 |
vaddh.ll
|
|
|
validate-offset.ll
|
|
|
zextloadi1.ll
|
Hexagon: Add patterns for zero extended loads from i1->i64.
|
2013-03-08 14:15:15 +00:00 |