RAM2GS/CPLD/LCMXO2-1200HC/RAM2GS_LCMXO2_1200HC.ldf

21 lines
940 B
Plaintext
Raw Normal View History

2023-08-15 09:05:47 +00:00
<?xml version="1.0" encoding="UTF-8"?>
2023-09-21 09:45:45 +00:00
<BaliProject version="3.2" title="RAM2GS_LCMXO2_1200HC" device="LCMXO2-1200HC-4TG100C" default_implementation="impl1">
2023-08-15 09:05:47 +00:00
<Options/>
2023-08-16 09:11:25 +00:00
<Implementation title="impl1" dir="impl1" description="impl1" synthesis="synplify" default_strategy="Strategy1">
2023-08-15 09:05:47 +00:00
<Options def_top="RAM2GS"/>
2023-08-17 01:04:05 +00:00
<Source name="../RAM2GS-LCMXO2.v" type="Verilog" type_short="Verilog">
2023-08-15 09:05:47 +00:00
<Options top_module="RAM2GS"/>
</Source>
2023-08-17 01:04:05 +00:00
<Source name="REFB.v" type="Verilog" type_short="Verilog">
2023-08-15 09:05:47 +00:00
<Options/>
</Source>
2023-08-17 01:04:05 +00:00
<Source name="../RAM2GS-LCMXO2.lpf" type="Logic Preference" type_short="LPF">
2023-08-15 09:05:47 +00:00
<Options/>
</Source>
2023-08-16 09:11:25 +00:00
<Source name="../RAM2GS.sdc" type="Synplify Design Constraints File" type_short="SDC">
<Options/>
</Source>
2023-08-15 09:05:47 +00:00
</Implementation>
2023-09-21 09:45:45 +00:00
<Strategy name="Strategy1" file="RAM2GS_LCMXO2_1200HC1.sty"/>
2023-08-15 09:05:47 +00:00
</BaliProject>