1
0
mirror of https://github.com/sehugg/8bitworkshop.git synced 2024-11-26 10:49:17 +00:00
8bitworkshop/presets/verilog
2021-06-05 23:32:43 -05:00
..
.gitignore fixed multiplex issue in racing_game 2018-10-01 22:03:44 -04:00
7segment.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
alu.v verilog: added alu.v 2021-05-07 09:50:04 -05:00
ball_absolute.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
ball_paddle.v fixed ball_paddle.v 2018-10-09 19:37:38 -04:00
ball_slip_counter.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
binary_counter.v more verilog updates 2018-12-15 11:25:22 -05:00
chardisplay.v verilog: fixed RAM Text Display example incrementing by +2 2019-08-01 23:10:55 -04:00
clock_divider.v more verilog updates 2018-12-15 11:25:22 -05:00
copperbars.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
cpu8.v verilog presets; early exit from jsasm errors 2018-09-08 19:14:51 -04:00
cpu16.v no more BOM on download files 2018-12-08 10:15:02 -05:00
cpu6502.v arm32: platform, vasm and armips, unicorn.js 2021-06-05 23:32:43 -05:00
cpu_platform.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
digits10.v updated presets, changed array syntax, ice40 fpga examples 2018-10-08 20:38:39 -04:00
femto8.cfg make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
femto8.json make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
femto16.cfg make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
femto16.json make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
font_cp437_8x8.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
font_cp437_8x8.v make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
framebuf_vpu.v make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
framebuffer.v no more BOM on download files 2018-12-08 10:15:02 -05:00
gates.v make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
hvsync_generator.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
icestick.pcf fixed multiplex issue in racing_game 2018-10-01 22:03:44 -04:00
lfsr.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
life.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
Makefile dasm: fixed macro line parsing, breakpoints 2021-04-08 10:58:02 -05:00
music.v make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
ntsc.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
paddles.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
racing_game_cpu.v verilog: added comments 2020-05-13 12:50:16 -05:00
racing_game.v updated presets, changed array syntax, ice40 fpga examples 2018-10-08 20:38:39 -04:00
ram.v updated presets, changed array syntax, ice40 fpga examples 2018-10-08 20:38:39 -04:00
rototexture.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
scoreboard.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
sharedbuffer.v make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
skeleton.silice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
skeleton.verilator make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
sound_generator.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
sprite_bitmap.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
sprite_renderer.v added comments to verilog examples 2018-10-01 12:30:47 -04:00
sprite_rotation.v fixed unit tests 2018-10-03 15:06:48 -04:00
sprite_scanline_renderer.v updated presets, changed array syntax, ice40 fpga examples 2018-10-08 20:38:39 -04:00
starfield.v minor scope tweaks, need phantomjs for wavedrom 2018-10-11 11:08:19 -04:00
switches.v verilog/switches: Update Player 2 key documentation 2020-02-29 20:41:41 +13:00
tank.v verilog tank example 2018-10-03 18:49:14 -04:00
test2.asm nes runToVsync; debug info changes 2018-08-03 12:18:08 -04:00
test_hvsync.v verilog: added comments 2020-05-13 12:50:16 -05:00
test_pattern.ice verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00
test.asm make sure all presets start with a blank line, looks nicer (tools/checkpresets.py); updated nes 2018-08-14 00:05:02 -04:00
tile_renderer.v verilog preset update 2018-12-13 18:25:54 -05:00
tile.tga verilog: 32-bit (FFbbggrr) rgb output, testing w/ Silice 2020-12-28 10:06:50 -06:00