2010-12-08 03:26:16 +00:00
|
|
|
//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the RAGreedy function pass for register allocation in
|
|
|
|
// optimized builds.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "regalloc"
|
2010-12-10 22:21:05 +00:00
|
|
|
#include "AllocationOrder.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "LiveIntervalUnion.h"
|
2010-12-17 23:16:32 +00:00
|
|
|
#include "LiveRangeEdit.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "RegAllocBase.h"
|
|
|
|
#include "Spiller.h"
|
2011-01-18 21:13:27 +00:00
|
|
|
#include "SpillPlacement.h"
|
2010-12-15 23:46:13 +00:00
|
|
|
#include "SplitKit.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "VirtRegMap.h"
|
|
|
|
#include "VirtRegRewriter.h"
|
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
|
|
|
#include "llvm/Function.h"
|
|
|
|
#include "llvm/PassAnalysisSupport.h"
|
|
|
|
#include "llvm/CodeGen/CalcSpillWeights.h"
|
2011-01-18 21:13:27 +00:00
|
|
|
#include "llvm/CodeGen/EdgeBundles.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
|
|
|
#include "llvm/CodeGen/LiveStackAnalysis.h"
|
2010-12-17 23:16:32 +00:00
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineLoopInfo.h"
|
2010-12-15 23:46:13 +00:00
|
|
|
#include "llvm/CodeGen/MachineLoopRanges.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/CodeGen/RegAllocRegistry.h"
|
|
|
|
#include "llvm/CodeGen/RegisterCoalescer.h"
|
|
|
|
#include "llvm/Target/TargetOptions.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2010-12-11 00:19:56 +00:00
|
|
|
#include "llvm/Support/Timer.h"
|
2010-12-08 03:26:16 +00:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
|
|
|
|
createGreedyRegisterAllocator);
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class RAGreedy : public MachineFunctionPass, public RegAllocBase {
|
|
|
|
// context
|
|
|
|
MachineFunction *MF;
|
|
|
|
BitVector ReservedRegs;
|
|
|
|
|
|
|
|
// analyses
|
2011-01-18 21:13:27 +00:00
|
|
|
SlotIndexes *Indexes;
|
2010-12-08 03:26:16 +00:00
|
|
|
LiveStacks *LS;
|
2010-12-17 23:16:32 +00:00
|
|
|
MachineDominatorTree *DomTree;
|
2010-12-15 23:46:13 +00:00
|
|
|
MachineLoopInfo *Loops;
|
|
|
|
MachineLoopRanges *LoopRanges;
|
2011-01-18 21:13:27 +00:00
|
|
|
EdgeBundles *Bundles;
|
|
|
|
SpillPlacement *SpillPlacer;
|
2010-12-17 23:16:32 +00:00
|
|
|
|
2010-12-08 03:26:16 +00:00
|
|
|
// state
|
|
|
|
std::auto_ptr<Spiller> SpillerInstance;
|
2010-12-15 23:46:13 +00:00
|
|
|
std::auto_ptr<SplitAnalysis> SA;
|
2010-12-08 03:26:16 +00:00
|
|
|
|
2011-01-18 21:13:27 +00:00
|
|
|
// splitting state.
|
|
|
|
|
|
|
|
/// All basic blocks where the current register is live.
|
|
|
|
SmallVector<SpillPlacement::BlockConstraint, 8> SpillConstraints;
|
|
|
|
|
2010-12-08 03:26:16 +00:00
|
|
|
public:
|
|
|
|
RAGreedy();
|
|
|
|
|
|
|
|
/// Return the pass name.
|
|
|
|
virtual const char* getPassName() const {
|
2010-12-11 00:19:56 +00:00
|
|
|
return "Greedy Register Allocator";
|
2010-12-08 03:26:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// RAGreedy analysis usage.
|
|
|
|
virtual void getAnalysisUsage(AnalysisUsage &AU) const;
|
|
|
|
|
|
|
|
virtual void releaseMemory();
|
|
|
|
|
|
|
|
virtual Spiller &spiller() { return *SpillerInstance; }
|
|
|
|
|
2010-12-08 22:57:16 +00:00
|
|
|
virtual float getPriority(LiveInterval *LI);
|
2010-12-08 22:22:41 +00:00
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
virtual unsigned selectOrSplit(LiveInterval&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-08 03:26:16 +00:00
|
|
|
|
|
|
|
/// Perform register allocation.
|
|
|
|
virtual bool runOnMachineFunction(MachineFunction &mf);
|
|
|
|
|
|
|
|
static char ID;
|
2010-12-09 18:15:21 +00:00
|
|
|
|
|
|
|
private:
|
2010-12-14 00:37:49 +00:00
|
|
|
bool checkUncachedInterference(LiveInterval&, unsigned);
|
|
|
|
LiveInterval *getSingleInterference(LiveInterval&, unsigned);
|
2010-12-09 18:15:21 +00:00
|
|
|
bool reassignVReg(LiveInterval &InterferingVReg, unsigned OldPhysReg);
|
2010-12-22 22:01:30 +00:00
|
|
|
float calcInterferenceWeight(LiveInterval&, unsigned);
|
2011-01-18 21:13:27 +00:00
|
|
|
float calcInterferenceInfo(LiveInterval&, unsigned);
|
|
|
|
float calcGlobalSplitCost(const BitVector&);
|
2011-01-19 22:11:48 +00:00
|
|
|
void splitAroundRegion(LiveInterval&, unsigned, const BitVector&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-14 00:37:44 +00:00
|
|
|
|
2011-02-09 01:14:03 +00:00
|
|
|
unsigned tryReassignOrEvict(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2011-01-18 21:13:27 +00:00
|
|
|
unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-14 00:37:44 +00:00
|
|
|
unsigned trySplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-22 22:01:30 +00:00
|
|
|
unsigned trySpillInterferences(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-08 03:26:16 +00:00
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
char RAGreedy::ID = 0;
|
|
|
|
|
|
|
|
FunctionPass* llvm::createGreedyRegisterAllocator() {
|
|
|
|
return new RAGreedy();
|
|
|
|
}
|
|
|
|
|
|
|
|
RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
|
2011-01-18 21:13:27 +00:00
|
|
|
initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
|
2010-12-08 03:26:16 +00:00
|
|
|
initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeRegisterCoalescerAnalysisGroup(*PassRegistry::getPassRegistry());
|
|
|
|
initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeLiveStacksPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
|
2010-12-15 23:46:13 +00:00
|
|
|
initializeMachineLoopRangesPass(*PassRegistry::getPassRegistry());
|
2010-12-08 03:26:16 +00:00
|
|
|
initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
|
2011-01-18 21:13:27 +00:00
|
|
|
initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
|
2010-12-08 03:26:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
AU.addRequired<AliasAnalysis>();
|
|
|
|
AU.addPreserved<AliasAnalysis>();
|
|
|
|
AU.addRequired<LiveIntervals>();
|
2011-01-18 21:13:27 +00:00
|
|
|
AU.addRequired<SlotIndexes>();
|
2010-12-08 03:26:16 +00:00
|
|
|
AU.addPreserved<SlotIndexes>();
|
|
|
|
if (StrongPHIElim)
|
|
|
|
AU.addRequiredID(StrongPHIEliminationID);
|
|
|
|
AU.addRequiredTransitive<RegisterCoalescer>();
|
|
|
|
AU.addRequired<CalculateSpillWeights>();
|
|
|
|
AU.addRequired<LiveStacks>();
|
|
|
|
AU.addPreserved<LiveStacks>();
|
2010-12-17 23:16:32 +00:00
|
|
|
AU.addRequired<MachineDominatorTree>();
|
|
|
|
AU.addPreserved<MachineDominatorTree>();
|
2010-12-08 03:26:16 +00:00
|
|
|
AU.addRequired<MachineLoopInfo>();
|
|
|
|
AU.addPreserved<MachineLoopInfo>();
|
2010-12-15 23:46:13 +00:00
|
|
|
AU.addRequired<MachineLoopRanges>();
|
|
|
|
AU.addPreserved<MachineLoopRanges>();
|
2010-12-08 03:26:16 +00:00
|
|
|
AU.addRequired<VirtRegMap>();
|
|
|
|
AU.addPreserved<VirtRegMap>();
|
2011-01-18 21:13:27 +00:00
|
|
|
AU.addRequired<EdgeBundles>();
|
|
|
|
AU.addRequired<SpillPlacement>();
|
2010-12-08 03:26:16 +00:00
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
|
|
|
void RAGreedy::releaseMemory() {
|
|
|
|
SpillerInstance.reset(0);
|
|
|
|
RegAllocBase::releaseMemory();
|
|
|
|
}
|
|
|
|
|
2010-12-08 22:57:16 +00:00
|
|
|
float RAGreedy::getPriority(LiveInterval *LI) {
|
|
|
|
float Priority = LI->weight;
|
|
|
|
|
|
|
|
// Prioritize hinted registers so they are allocated first.
|
|
|
|
std::pair<unsigned, unsigned> Hint;
|
|
|
|
if (Hint.first || Hint.second) {
|
|
|
|
// The hint can be target specific, a virtual register, or a physreg.
|
|
|
|
Priority *= 2;
|
|
|
|
|
|
|
|
// Prefer physreg hints above anything else.
|
|
|
|
if (Hint.first == 0 && TargetRegisterInfo::isPhysicalRegister(Hint.second))
|
|
|
|
Priority *= 2;
|
|
|
|
}
|
|
|
|
return Priority;
|
|
|
|
}
|
|
|
|
|
2010-12-22 22:01:30 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Register Reassignment
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-12-10 20:45:04 +00:00
|
|
|
// Check interference without using the cache.
|
|
|
|
bool RAGreedy::checkUncachedInterference(LiveInterval &VirtReg,
|
|
|
|
unsigned PhysReg) {
|
2010-12-14 23:38:19 +00:00
|
|
|
for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
|
|
|
|
LiveIntervalUnion::Query subQ(&VirtReg, &PhysReg2LiveUnion[*AliasI]);
|
2010-12-10 20:45:04 +00:00
|
|
|
if (subQ.checkInterference())
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2010-12-14 00:37:49 +00:00
|
|
|
/// getSingleInterference - Return the single interfering virtual register
|
|
|
|
/// assigned to PhysReg. Return 0 if more than one virtual register is
|
|
|
|
/// interfering.
|
|
|
|
LiveInterval *RAGreedy::getSingleInterference(LiveInterval &VirtReg,
|
|
|
|
unsigned PhysReg) {
|
2010-12-14 23:38:19 +00:00
|
|
|
// Check physreg and aliases.
|
2010-12-14 00:37:49 +00:00
|
|
|
LiveInterval *Interference = 0;
|
2010-12-14 23:38:19 +00:00
|
|
|
for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
|
2010-12-14 00:37:49 +00:00
|
|
|
LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
|
|
|
|
if (Q.checkInterference()) {
|
2010-12-14 17:47:36 +00:00
|
|
|
if (Interference)
|
2010-12-14 00:37:49 +00:00
|
|
|
return 0;
|
|
|
|
Q.collectInterferingVRegs(1);
|
2010-12-14 17:47:36 +00:00
|
|
|
if (!Q.seenAllInterferences())
|
|
|
|
return 0;
|
2010-12-14 00:37:49 +00:00
|
|
|
Interference = Q.interferingVRegs().front();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return Interference;
|
|
|
|
}
|
|
|
|
|
2010-12-09 18:15:21 +00:00
|
|
|
// Attempt to reassign this virtual register to a different physical register.
|
|
|
|
//
|
|
|
|
// FIXME: we are not yet caching these "second-level" interferences discovered
|
|
|
|
// in the sub-queries. These interferences can change with each call to
|
|
|
|
// selectOrSplit. However, we could implement a "may-interfere" cache that
|
|
|
|
// could be conservatively dirtied when we reassign or split.
|
|
|
|
//
|
|
|
|
// FIXME: This may result in a lot of alias queries. We could summarize alias
|
|
|
|
// live intervals in their parent register's live union, but it's messy.
|
|
|
|
bool RAGreedy::reassignVReg(LiveInterval &InterferingVReg,
|
2010-12-14 00:37:49 +00:00
|
|
|
unsigned WantedPhysReg) {
|
|
|
|
assert(TargetRegisterInfo::isVirtualRegister(InterferingVReg.reg) &&
|
|
|
|
"Can only reassign virtual registers");
|
|
|
|
assert(TRI->regsOverlap(WantedPhysReg, VRM->getPhys(InterferingVReg.reg)) &&
|
2010-12-09 18:15:21 +00:00
|
|
|
"inconsistent phys reg assigment");
|
|
|
|
|
2010-12-10 22:21:05 +00:00
|
|
|
AllocationOrder Order(InterferingVReg.reg, *VRM, ReservedRegs);
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
2010-12-14 00:37:49 +00:00
|
|
|
// Don't reassign to a WantedPhysReg alias.
|
|
|
|
if (TRI->regsOverlap(PhysReg, WantedPhysReg))
|
2010-12-09 18:15:21 +00:00
|
|
|
continue;
|
|
|
|
|
2010-12-10 20:45:04 +00:00
|
|
|
if (checkUncachedInterference(InterferingVReg, PhysReg))
|
2010-12-09 18:15:21 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Reassign the interfering virtual reg to this physical reg.
|
2010-12-14 00:37:49 +00:00
|
|
|
unsigned OldAssign = VRM->getPhys(InterferingVReg.reg);
|
|
|
|
DEBUG(dbgs() << "reassigning: " << InterferingVReg << " from " <<
|
|
|
|
TRI->getName(OldAssign) << " to " << TRI->getName(PhysReg) << '\n');
|
2011-02-09 01:14:03 +00:00
|
|
|
unassign(InterferingVReg, OldAssign);
|
|
|
|
assign(InterferingVReg, PhysReg);
|
2010-12-09 18:15:21 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2011-02-09 01:14:03 +00:00
|
|
|
/// tryReassignOrEvict - Try to reassign a single interferences to a different
|
|
|
|
/// physreg, or evict a single interference with a lower spill weight.
|
2010-12-14 00:37:49 +00:00
|
|
|
/// @param VirtReg Currently unassigned virtual register.
|
|
|
|
/// @param Order Physregs to try.
|
|
|
|
/// @return Physreg to assign VirtReg, or 0.
|
2011-02-09 01:14:03 +00:00
|
|
|
unsigned RAGreedy::tryReassignOrEvict(LiveInterval &VirtReg,
|
|
|
|
AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs){
|
2010-12-14 00:37:49 +00:00
|
|
|
NamedRegionTimer T("Reassign", TimerGroupName, TimePassesIsEnabled);
|
2011-02-09 01:14:03 +00:00
|
|
|
|
|
|
|
// Keep track of the lightest single interference seen so far.
|
|
|
|
float BestWeight = VirtReg.weight;
|
|
|
|
LiveInterval *BestVirt = 0;
|
|
|
|
unsigned BestPhys = 0;
|
|
|
|
|
2010-12-14 00:37:49 +00:00
|
|
|
Order.rewind();
|
2011-02-09 01:14:03 +00:00
|
|
|
while (unsigned PhysReg = Order.next()) {
|
|
|
|
LiveInterval *InterferingVReg = getSingleInterference(VirtReg, PhysReg);
|
|
|
|
if (!InterferingVReg)
|
|
|
|
continue;
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(InterferingVReg->reg))
|
|
|
|
continue;
|
|
|
|
if (reassignVReg(*InterferingVReg, PhysReg))
|
2010-12-14 00:37:49 +00:00
|
|
|
return PhysReg;
|
2011-02-09 01:14:03 +00:00
|
|
|
|
|
|
|
// Cannot reassign, is this an eviction candidate?
|
|
|
|
if (InterferingVReg->weight < BestWeight) {
|
|
|
|
BestVirt = InterferingVReg;
|
|
|
|
BestPhys = PhysReg;
|
|
|
|
BestWeight = InterferingVReg->weight;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Nothing reassigned, can we evict a lighter single interference?
|
|
|
|
if (BestVirt) {
|
|
|
|
DEBUG(dbgs() << "evicting lighter " << *BestVirt << '\n');
|
|
|
|
unassign(*BestVirt, VRM->getPhys(BestVirt->reg));
|
|
|
|
NewVRegs.push_back(BestVirt);
|
|
|
|
return BestPhys;
|
|
|
|
}
|
|
|
|
|
2010-12-14 00:37:49 +00:00
|
|
|
return 0;
|
2010-12-09 18:15:21 +00:00
|
|
|
}
|
|
|
|
|
2010-12-22 22:01:30 +00:00
|
|
|
|
2011-01-18 21:13:27 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Region Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// calcInterferenceInfo - Compute per-block outgoing and ingoing constraints
|
|
|
|
/// when considering interference from PhysReg. Also compute an optimistic local
|
|
|
|
/// cost of this interference pattern.
|
|
|
|
///
|
|
|
|
/// The final cost of a split is the local cost + global cost of preferences
|
|
|
|
/// broken by SpillPlacement.
|
|
|
|
///
|
|
|
|
float RAGreedy::calcInterferenceInfo(LiveInterval &VirtReg, unsigned PhysReg) {
|
|
|
|
// Reset interference dependent info.
|
2011-02-09 22:50:26 +00:00
|
|
|
SpillConstraints.resize(SA->LiveBlocks.size());
|
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-18 21:13:27 +00:00
|
|
|
SpillPlacement::BlockConstraint &BC = SpillConstraints[i];
|
2011-02-09 22:50:26 +00:00
|
|
|
BC.Number = BI.MBB->getNumber();
|
2011-01-18 21:13:27 +00:00
|
|
|
BC.Entry = (BI.Uses && BI.LiveIn) ?
|
|
|
|
SpillPlacement::PrefReg : SpillPlacement::DontCare;
|
|
|
|
BC.Exit = (BI.Uses && BI.LiveOut) ?
|
|
|
|
SpillPlacement::PrefReg : SpillPlacement::DontCare;
|
|
|
|
BI.OverlapEntry = BI.OverlapExit = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Add interference info from each PhysReg alias.
|
|
|
|
for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
|
|
|
|
if (!query(VirtReg, *AI).checkInterference())
|
|
|
|
continue;
|
|
|
|
LiveIntervalUnion::SegmentIter IntI =
|
|
|
|
PhysReg2LiveUnion[*AI].find(VirtReg.beginIndex());
|
|
|
|
if (!IntI.valid())
|
|
|
|
continue;
|
|
|
|
|
2011-02-08 23:02:58 +00:00
|
|
|
// Determine which blocks have interference live in or after the last split
|
|
|
|
// point.
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-18 21:13:27 +00:00
|
|
|
SpillPlacement::BlockConstraint &BC = SpillConstraints[i];
|
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
|
|
|
|
|
|
|
|
// Skip interference-free blocks.
|
|
|
|
if (IntI.start() >= Stop)
|
|
|
|
continue;
|
|
|
|
|
2011-02-08 23:02:58 +00:00
|
|
|
// Is the interference live-in?
|
|
|
|
if (BI.LiveIn) {
|
|
|
|
IntI.advanceTo(Start);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
if (IntI.start() <= Start)
|
|
|
|
BC.Entry = SpillPlacement::MustSpill;
|
|
|
|
}
|
2011-01-18 21:13:27 +00:00
|
|
|
|
2011-02-08 23:02:58 +00:00
|
|
|
// Is the interference overlapping the last split point?
|
|
|
|
if (BI.LiveOut) {
|
|
|
|
if (IntI.stop() < BI.LastSplitPoint)
|
2011-02-04 21:42:06 +00:00
|
|
|
IntI.advanceTo(BI.LastSplitPoint.getPrevSlot());
|
2011-02-08 23:02:58 +00:00
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
if (IntI.start() < Stop)
|
|
|
|
BC.Exit = SpillPlacement::MustSpill;
|
|
|
|
}
|
|
|
|
}
|
2011-01-18 21:13:27 +00:00
|
|
|
|
2011-02-08 23:02:58 +00:00
|
|
|
// Rewind iterator and check other interferences.
|
|
|
|
IntI.find(VirtReg.beginIndex());
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-02-08 23:02:58 +00:00
|
|
|
SpillPlacement::BlockConstraint &BC = SpillConstraints[i];
|
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
|
|
|
|
|
|
|
|
// Skip interference-free blocks.
|
|
|
|
if (IntI.start() >= Stop)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Handle transparent blocks with interference separately.
|
|
|
|
// Transparent blocks never incur any fixed cost.
|
|
|
|
if (BI.LiveThrough && !BI.Uses) {
|
|
|
|
IntI.advanceTo(Start);
|
2011-01-18 21:13:27 +00:00
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
2011-02-08 23:02:58 +00:00
|
|
|
if (IntI.start() >= Stop)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (BC.Entry != SpillPlacement::MustSpill)
|
|
|
|
BC.Entry = SpillPlacement::PrefSpill;
|
|
|
|
if (BC.Exit != SpillPlacement::MustSpill)
|
|
|
|
BC.Exit = SpillPlacement::PrefSpill;
|
2011-01-18 21:13:27 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Now we only have blocks with uses left.
|
|
|
|
// Check if the interference overlaps the uses.
|
|
|
|
assert(BI.Uses && "Non-transparent block without any uses");
|
|
|
|
|
|
|
|
// Check interference on entry.
|
|
|
|
if (BI.LiveIn && BC.Entry != SpillPlacement::MustSpill) {
|
|
|
|
IntI.advanceTo(Start);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
// Not live in, but before the first use.
|
2011-02-08 23:02:58 +00:00
|
|
|
if (IntI.start() < BI.FirstUse)
|
2011-01-18 21:13:27 +00:00
|
|
|
BC.Entry = SpillPlacement::PrefSpill;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Does interference overlap the uses in the entry segment
|
|
|
|
// [FirstUse;Kill)?
|
|
|
|
if (BI.LiveIn && !BI.OverlapEntry) {
|
|
|
|
IntI.advanceTo(BI.FirstUse);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
// A live-through interval has no kill.
|
|
|
|
// Check [FirstUse;LastUse) instead.
|
|
|
|
if (IntI.start() < (BI.LiveThrough ? BI.LastUse : BI.Kill))
|
|
|
|
BI.OverlapEntry = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Does interference overlap the uses in the exit segment [Def;LastUse)?
|
|
|
|
if (BI.LiveOut && !BI.LiveThrough && !BI.OverlapExit) {
|
|
|
|
IntI.advanceTo(BI.Def);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
if (IntI.start() < BI.LastUse)
|
|
|
|
BI.OverlapExit = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Check interference on exit.
|
|
|
|
if (BI.LiveOut && BC.Exit != SpillPlacement::MustSpill) {
|
|
|
|
// Check interference between LastUse and Stop.
|
|
|
|
if (BC.Exit != SpillPlacement::PrefSpill) {
|
|
|
|
IntI.advanceTo(BI.LastUse);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
|
|
|
if (IntI.start() < Stop)
|
|
|
|
BC.Exit = SpillPlacement::PrefSpill;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Accumulate a local cost of this interference pattern.
|
|
|
|
float LocalCost = 0;
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-18 21:13:27 +00:00
|
|
|
if (!BI.Uses)
|
|
|
|
continue;
|
|
|
|
SpillPlacement::BlockConstraint &BC = SpillConstraints[i];
|
|
|
|
unsigned Inserts = 0;
|
|
|
|
|
|
|
|
// Do we need spill code for the entry segment?
|
|
|
|
if (BI.LiveIn)
|
|
|
|
Inserts += BI.OverlapEntry || BC.Entry != SpillPlacement::PrefReg;
|
|
|
|
|
|
|
|
// For the exit segment?
|
|
|
|
if (BI.LiveOut)
|
|
|
|
Inserts += BI.OverlapExit || BC.Exit != SpillPlacement::PrefReg;
|
|
|
|
|
|
|
|
// The local cost of spill code in this block is the block frequency times
|
|
|
|
// the number of spill instructions inserted.
|
|
|
|
if (Inserts)
|
|
|
|
LocalCost += Inserts * SpillPlacer->getBlockFrequency(BI.MBB);
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "Local cost of " << PrintReg(PhysReg, TRI) << " = "
|
|
|
|
<< LocalCost << '\n');
|
|
|
|
return LocalCost;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// calcGlobalSplitCost - Return the global split cost of following the split
|
|
|
|
/// pattern in LiveBundles. This cost should be added to the local cost of the
|
|
|
|
/// interference pattern in SpillConstraints.
|
|
|
|
///
|
|
|
|
float RAGreedy::calcGlobalSplitCost(const BitVector &LiveBundles) {
|
|
|
|
float GlobalCost = 0;
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SpillConstraints.size(); i != e; ++i) {
|
2011-01-18 21:13:27 +00:00
|
|
|
SpillPlacement::BlockConstraint &BC = SpillConstraints[i];
|
|
|
|
unsigned Inserts = 0;
|
|
|
|
// Broken entry preference?
|
|
|
|
Inserts += LiveBundles[Bundles->getBundle(BC.Number, 0)] !=
|
|
|
|
(BC.Entry == SpillPlacement::PrefReg);
|
|
|
|
// Broken exit preference?
|
|
|
|
Inserts += LiveBundles[Bundles->getBundle(BC.Number, 1)] !=
|
|
|
|
(BC.Exit == SpillPlacement::PrefReg);
|
|
|
|
if (Inserts)
|
2011-02-09 22:50:26 +00:00
|
|
|
GlobalCost +=
|
|
|
|
Inserts * SpillPlacer->getBlockFrequency(SA->LiveBlocks[i].MBB);
|
2011-01-18 21:13:27 +00:00
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "Global cost = " << GlobalCost << '\n');
|
|
|
|
return GlobalCost;
|
|
|
|
}
|
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
/// splitAroundRegion - Split VirtReg around the region determined by
|
|
|
|
/// LiveBundles. Make an effort to avoid interference from PhysReg.
|
|
|
|
///
|
|
|
|
/// The 'register' interval is going to contain as many uses as possible while
|
|
|
|
/// avoiding interference. The 'stack' interval is the complement constructed by
|
|
|
|
/// SplitEditor. It will contain the rest.
|
|
|
|
///
|
|
|
|
void RAGreedy::splitAroundRegion(LiveInterval &VirtReg, unsigned PhysReg,
|
|
|
|
const BitVector &LiveBundles,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
DEBUG({
|
|
|
|
dbgs() << "Splitting around region for " << PrintReg(PhysReg, TRI)
|
|
|
|
<< " with bundles";
|
|
|
|
for (int i = LiveBundles.find_first(); i>=0; i = LiveBundles.find_next(i))
|
|
|
|
dbgs() << " EB#" << i;
|
|
|
|
dbgs() << ".\n";
|
|
|
|
});
|
|
|
|
|
|
|
|
// First compute interference ranges in the live blocks.
|
|
|
|
typedef std::pair<SlotIndex, SlotIndex> IndexPair;
|
|
|
|
SmallVector<IndexPair, 8> InterferenceRanges;
|
2011-02-09 22:50:26 +00:00
|
|
|
InterferenceRanges.resize(SA->LiveBlocks.size());
|
2011-01-19 22:11:48 +00:00
|
|
|
for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
|
|
|
|
if (!query(VirtReg, *AI).checkInterference())
|
|
|
|
continue;
|
|
|
|
LiveIntervalUnion::SegmentIter IntI =
|
|
|
|
PhysReg2LiveUnion[*AI].find(VirtReg.beginIndex());
|
|
|
|
if (!IntI.valid())
|
|
|
|
continue;
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-19 22:11:48 +00:00
|
|
|
IndexPair &IP = InterferenceRanges[i];
|
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
|
|
|
|
// Skip interference-free blocks.
|
|
|
|
if (IntI.start() >= Stop)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// First interference in block.
|
|
|
|
if (BI.LiveIn) {
|
|
|
|
IntI.advanceTo(Start);
|
|
|
|
if (!IntI.valid())
|
|
|
|
break;
|
2011-02-03 20:29:43 +00:00
|
|
|
if (IntI.start() >= Stop)
|
|
|
|
continue;
|
2011-01-19 22:11:48 +00:00
|
|
|
if (!IP.first.isValid() || IntI.start() < IP.first)
|
|
|
|
IP.first = IntI.start();
|
|
|
|
}
|
|
|
|
|
|
|
|
// Last interference in block.
|
|
|
|
if (BI.LiveOut) {
|
|
|
|
IntI.advanceTo(Stop);
|
|
|
|
if (!IntI.valid() || IntI.start() >= Stop)
|
|
|
|
--IntI;
|
2011-02-03 20:29:43 +00:00
|
|
|
if (IntI.stop() <= Start)
|
|
|
|
continue;
|
2011-01-19 22:11:48 +00:00
|
|
|
if (!IP.second.isValid() || IntI.stop() > IP.second)
|
|
|
|
IP.second = IntI.stop();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
SmallVector<LiveInterval*, 4> SpillRegs;
|
|
|
|
LiveRangeEdit LREdit(VirtReg, NewVRegs, SpillRegs);
|
|
|
|
SplitEditor SE(*SA, *LIS, *VRM, *DomTree, LREdit);
|
|
|
|
|
|
|
|
// Create the main cross-block interval.
|
|
|
|
SE.openIntv();
|
|
|
|
|
|
|
|
// First add all defs that are live out of a block.
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-19 22:11:48 +00:00
|
|
|
bool RegIn = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 0)];
|
|
|
|
bool RegOut = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 1)];
|
|
|
|
|
|
|
|
// Should the register be live out?
|
|
|
|
if (!BI.LiveOut || !RegOut)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
IndexPair &IP = InterferenceRanges[i];
|
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " -> EB#"
|
2011-02-03 20:29:43 +00:00
|
|
|
<< Bundles->getBundle(BI.MBB->getNumber(), 1)
|
|
|
|
<< " intf [" << IP.first << ';' << IP.second << ')');
|
|
|
|
|
|
|
|
// The interference interval should either be invalid or overlap MBB.
|
|
|
|
assert((!IP.first.isValid() || IP.first < Stop) && "Bad interference");
|
|
|
|
assert((!IP.second.isValid() || IP.second > Start) && "Bad interference");
|
2011-01-19 22:11:48 +00:00
|
|
|
|
|
|
|
// Check interference leaving the block.
|
2011-02-03 20:29:43 +00:00
|
|
|
if (!IP.second.isValid()) {
|
2011-01-19 22:11:48 +00:00
|
|
|
// Block is interference-free.
|
|
|
|
DEBUG(dbgs() << ", no interference");
|
|
|
|
if (!BI.Uses) {
|
|
|
|
assert(BI.LiveThrough && "No uses, but not live through block?");
|
|
|
|
// Block is live-through without interference.
|
|
|
|
DEBUG(dbgs() << ", no uses"
|
|
|
|
<< (RegIn ? ", live-through.\n" : ", stack in.\n"));
|
|
|
|
if (!RegIn)
|
|
|
|
SE.enterIntvAtEnd(*BI.MBB);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (!BI.LiveThrough) {
|
|
|
|
DEBUG(dbgs() << ", not live-through.\n");
|
2011-02-03 17:04:16 +00:00
|
|
|
SE.useIntv(SE.enterIntvBefore(BI.Def), Stop);
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (!RegIn) {
|
|
|
|
// Block is live-through, but entry bundle is on the stack.
|
|
|
|
// Reload just before the first use.
|
|
|
|
DEBUG(dbgs() << ", not live-in, enter before first use.\n");
|
2011-02-03 17:04:16 +00:00
|
|
|
SE.useIntv(SE.enterIntvBefore(BI.FirstUse), Stop);
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << ", live-through.\n");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Block has interference.
|
|
|
|
DEBUG(dbgs() << ", interference to " << IP.second);
|
2011-02-05 01:06:39 +00:00
|
|
|
|
|
|
|
if (!BI.LiveThrough && IP.second <= BI.Def) {
|
|
|
|
// The interference doesn't reach the outgoing segment.
|
|
|
|
DEBUG(dbgs() << " doesn't affect def from " << BI.Def << '\n');
|
|
|
|
SE.useIntv(BI.Def, Stop);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
if (!BI.Uses) {
|
|
|
|
// No uses in block, avoid interference by reloading as late as possible.
|
|
|
|
DEBUG(dbgs() << ", no uses.\n");
|
2011-02-05 01:06:36 +00:00
|
|
|
SlotIndex SegStart = SE.enterIntvAtEnd(*BI.MBB);
|
|
|
|
assert(SegStart >= IP.second && "Couldn't avoid interference");
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
2011-02-05 01:06:39 +00:00
|
|
|
|
2011-02-08 23:26:48 +00:00
|
|
|
if (IP.second.getBoundaryIndex() < BI.LastUse) {
|
2011-01-19 22:11:48 +00:00
|
|
|
// There are interference-free uses at the end of the block.
|
|
|
|
// Find the first use that can get the live-out register.
|
2011-01-20 17:45:23 +00:00
|
|
|
SmallVectorImpl<SlotIndex>::const_iterator UI =
|
2011-02-05 01:06:39 +00:00
|
|
|
std::lower_bound(SA->UseSlots.begin(), SA->UseSlots.end(),
|
|
|
|
IP.second.getBoundaryIndex());
|
2011-01-20 17:45:23 +00:00
|
|
|
assert(UI != SA->UseSlots.end() && "Couldn't find last use");
|
|
|
|
SlotIndex Use = *UI;
|
|
|
|
assert(Use <= BI.LastUse && "Couldn't find last use");
|
2011-02-08 23:26:48 +00:00
|
|
|
// Only attempt a split befroe the last split point.
|
|
|
|
if (Use.getBaseIndex() <= BI.LastSplitPoint) {
|
|
|
|
DEBUG(dbgs() << ", free use at " << Use << ".\n");
|
|
|
|
SlotIndex SegStart = SE.enterIntvBefore(Use);
|
|
|
|
assert(SegStart >= IP.second && "Couldn't avoid interference");
|
|
|
|
assert(SegStart < BI.LastSplitPoint && "Impossible split point");
|
|
|
|
SE.useIntv(SegStart, Stop);
|
|
|
|
continue;
|
|
|
|
}
|
2011-01-19 22:11:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Interference is after the last use.
|
|
|
|
DEBUG(dbgs() << " after last use.\n");
|
2011-02-05 01:06:36 +00:00
|
|
|
SlotIndex SegStart = SE.enterIntvAtEnd(*BI.MBB);
|
|
|
|
assert(SegStart >= IP.second && "Couldn't avoid interference");
|
2011-01-19 22:11:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Now all defs leading to live bundles are handled, do everything else.
|
2011-02-09 22:50:26 +00:00
|
|
|
for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
|
|
|
|
SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
|
2011-01-19 22:11:48 +00:00
|
|
|
bool RegIn = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 0)];
|
|
|
|
bool RegOut = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 1)];
|
|
|
|
|
|
|
|
// Is the register live-in?
|
|
|
|
if (!BI.LiveIn || !RegIn)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// We have an incoming register. Check for interference.
|
|
|
|
IndexPair &IP = InterferenceRanges[i];
|
|
|
|
SlotIndex Start, Stop;
|
|
|
|
tie(Start, Stop) = Indexes->getMBBRange(BI.MBB);
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "EB#" << Bundles->getBundle(BI.MBB->getNumber(), 0)
|
|
|
|
<< " -> BB#" << BI.MBB->getNumber());
|
|
|
|
|
|
|
|
// Check interference entering the block.
|
2011-02-03 20:29:43 +00:00
|
|
|
if (!IP.first.isValid()) {
|
2011-01-19 22:11:48 +00:00
|
|
|
// Block is interference-free.
|
|
|
|
DEBUG(dbgs() << ", no interference");
|
|
|
|
if (!BI.Uses) {
|
|
|
|
assert(BI.LiveThrough && "No uses, but not live through block?");
|
|
|
|
// Block is live-through without interference.
|
|
|
|
if (RegOut) {
|
|
|
|
DEBUG(dbgs() << ", no uses, live-through.\n");
|
|
|
|
SE.useIntv(Start, Stop);
|
|
|
|
} else {
|
|
|
|
DEBUG(dbgs() << ", no uses, stack-out.\n");
|
|
|
|
SE.leaveIntvAtTop(*BI.MBB);
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (!BI.LiveThrough) {
|
|
|
|
DEBUG(dbgs() << ", killed in block.\n");
|
2011-02-03 17:04:16 +00:00
|
|
|
SE.useIntv(Start, SE.leaveIntvAfter(BI.Kill));
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
if (!RegOut) {
|
|
|
|
// Block is live-through, but exit bundle is on the stack.
|
|
|
|
// Spill immediately after the last use.
|
2011-02-08 18:50:21 +00:00
|
|
|
if (BI.LastUse < BI.LastSplitPoint) {
|
|
|
|
DEBUG(dbgs() << ", uses, stack-out.\n");
|
|
|
|
SE.useIntv(Start, SE.leaveIntvAfter(BI.LastUse));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
// The last use is after the last split point, it is probably an
|
|
|
|
// indirect jump.
|
|
|
|
DEBUG(dbgs() << ", uses at " << BI.LastUse << " after split point "
|
|
|
|
<< BI.LastSplitPoint << ", stack-out.\n");
|
2011-02-09 23:33:02 +00:00
|
|
|
SlotIndex SegEnd = SE.leaveIntvBefore(BI.LastSplitPoint);
|
|
|
|
SE.useIntv(Start, SegEnd);
|
2011-02-08 18:50:21 +00:00
|
|
|
// Run a double interval from the split to the last use.
|
|
|
|
// This makes it possible to spill the complement without affecting the
|
|
|
|
// indirect branch.
|
|
|
|
SE.overlapIntv(SegEnd, BI.LastUse);
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
// Register is live-through.
|
|
|
|
DEBUG(dbgs() << ", uses, live-through.\n");
|
|
|
|
SE.useIntv(Start, Stop);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Block has interference.
|
|
|
|
DEBUG(dbgs() << ", interference from " << IP.first);
|
2011-02-05 01:06:39 +00:00
|
|
|
|
|
|
|
if (!BI.LiveThrough && IP.first >= BI.Kill) {
|
|
|
|
// The interference doesn't reach the outgoing segment.
|
|
|
|
DEBUG(dbgs() << " doesn't affect kill at " << BI.Kill << '\n');
|
|
|
|
SE.useIntv(Start, BI.Kill);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
if (!BI.Uses) {
|
|
|
|
// No uses in block, avoid interference by spilling as soon as possible.
|
|
|
|
DEBUG(dbgs() << ", no uses.\n");
|
2011-02-05 01:06:36 +00:00
|
|
|
SlotIndex SegEnd = SE.leaveIntvAtTop(*BI.MBB);
|
|
|
|
assert(SegEnd <= IP.first && "Couldn't avoid interference");
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
2011-02-05 01:06:39 +00:00
|
|
|
if (IP.first.getBaseIndex() > BI.FirstUse) {
|
2011-01-19 22:11:48 +00:00
|
|
|
// There are interference-free uses at the beginning of the block.
|
|
|
|
// Find the last use that can get the register.
|
2011-01-20 17:45:23 +00:00
|
|
|
SmallVectorImpl<SlotIndex>::const_iterator UI =
|
2011-02-05 01:06:39 +00:00
|
|
|
std::lower_bound(SA->UseSlots.begin(), SA->UseSlots.end(),
|
|
|
|
IP.first.getBaseIndex());
|
2011-01-20 17:45:23 +00:00
|
|
|
assert(UI != SA->UseSlots.begin() && "Couldn't find first use");
|
|
|
|
SlotIndex Use = (--UI)->getBoundaryIndex();
|
|
|
|
DEBUG(dbgs() << ", free use at " << *UI << ".\n");
|
2011-02-05 01:06:36 +00:00
|
|
|
SlotIndex SegEnd = SE.leaveIntvAfter(Use);
|
|
|
|
assert(SegEnd <= IP.first && "Couldn't avoid interference");
|
|
|
|
SE.useIntv(Start, SegEnd);
|
2011-01-19 22:11:48 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Interference is before the first use.
|
|
|
|
DEBUG(dbgs() << " before first use.\n");
|
2011-02-05 01:06:36 +00:00
|
|
|
SlotIndex SegEnd = SE.leaveIntvAtTop(*BI.MBB);
|
|
|
|
assert(SegEnd <= IP.first && "Couldn't avoid interference");
|
2011-01-19 22:11:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SE.closeIntv();
|
|
|
|
|
|
|
|
// FIXME: Should we be more aggressive about splitting the stack region into
|
|
|
|
// per-block segments? The current approach allows the stack region to
|
|
|
|
// separate into connected components. Some components may be allocatable.
|
|
|
|
SE.finish();
|
|
|
|
|
2011-02-04 19:33:07 +00:00
|
|
|
if (VerifyEnabled) {
|
2011-01-19 22:11:48 +00:00
|
|
|
MF->verify(this, "After splitting live range around region");
|
2011-02-04 19:33:07 +00:00
|
|
|
|
|
|
|
#ifndef NDEBUG
|
|
|
|
// Make sure that at least one of the new intervals can allocate to PhysReg.
|
|
|
|
// That was the whole point of splitting the live range.
|
|
|
|
bool found = false;
|
|
|
|
for (LiveRangeEdit::iterator I = LREdit.begin(), E = LREdit.end(); I != E;
|
|
|
|
++I)
|
|
|
|
if (!checkUncachedInterference(**I, PhysReg)) {
|
|
|
|
found = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
assert(found && "No allocatable intervals after pointless splitting");
|
|
|
|
#endif
|
|
|
|
}
|
2011-01-19 22:11:48 +00:00
|
|
|
}
|
|
|
|
|
2011-01-18 21:13:27 +00:00
|
|
|
unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
BitVector LiveBundles, BestBundles;
|
|
|
|
float BestCost = 0;
|
|
|
|
unsigned BestReg = 0;
|
|
|
|
Order.rewind();
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
|
|
|
float Cost = calcInterferenceInfo(VirtReg, PhysReg);
|
|
|
|
if (BestReg && Cost >= BestCost)
|
|
|
|
continue;
|
2011-01-19 22:11:48 +00:00
|
|
|
|
|
|
|
SpillPlacer->placeSpills(SpillConstraints, LiveBundles);
|
|
|
|
// No live bundles, defer to splitSingleBlocks().
|
|
|
|
if (!LiveBundles.any())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
Cost += calcGlobalSplitCost(LiveBundles);
|
2011-01-18 21:13:27 +00:00
|
|
|
if (!BestReg || Cost < BestCost) {
|
|
|
|
BestReg = PhysReg;
|
|
|
|
BestCost = Cost;
|
|
|
|
BestBundles.swap(LiveBundles);
|
|
|
|
}
|
|
|
|
}
|
2011-01-19 22:11:48 +00:00
|
|
|
|
|
|
|
if (!BestReg)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
splitAroundRegion(VirtReg, BestReg, BestBundles, NewVRegs);
|
2011-01-18 21:13:27 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Live Range Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// trySplit - Try to split VirtReg or one of its interferences, making it
|
|
|
|
/// assignable.
|
|
|
|
/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
|
|
|
|
unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*>&NewVRegs) {
|
|
|
|
NamedRegionTimer T("Splitter", TimerGroupName, TimePassesIsEnabled);
|
|
|
|
SA->analyze(&VirtReg);
|
|
|
|
|
|
|
|
// Don't attempt splitting on local intervals for now. TBD.
|
|
|
|
if (LIS->intervalIsInOneMBB(VirtReg))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
// First try to split around a region spanning multiple blocks.
|
|
|
|
unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
|
|
|
|
if (PhysReg || !NewVRegs.empty())
|
|
|
|
return PhysReg;
|
|
|
|
|
|
|
|
// Then isolate blocks with multiple uses.
|
|
|
|
SplitAnalysis::BlockPtrSet Blocks;
|
|
|
|
if (SA->getMultiUseBlocks(Blocks)) {
|
|
|
|
SmallVector<LiveInterval*, 4> SpillRegs;
|
|
|
|
LiveRangeEdit LREdit(VirtReg, NewVRegs, SpillRegs);
|
|
|
|
SplitEditor(*SA, *LIS, *VRM, *DomTree, LREdit).splitSingleBlocks(Blocks);
|
2011-02-03 17:04:16 +00:00
|
|
|
if (VerifyEnabled)
|
|
|
|
MF->verify(this, "After splitting live range around basic blocks");
|
2011-01-19 22:11:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Don't assign any physregs.
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2010-12-22 22:01:30 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Spilling
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// calcInterferenceWeight - Calculate the combined spill weight of
|
|
|
|
/// interferences when assigning VirtReg to PhysReg.
|
|
|
|
float RAGreedy::calcInterferenceWeight(LiveInterval &VirtReg, unsigned PhysReg){
|
|
|
|
float Sum = 0;
|
|
|
|
for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
|
|
|
|
LiveIntervalUnion::Query &Q = query(VirtReg, *AI);
|
|
|
|
Q.collectInterferingVRegs();
|
|
|
|
if (Q.seenUnspillableVReg())
|
|
|
|
return HUGE_VALF;
|
|
|
|
for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i)
|
|
|
|
Sum += Q.interferingVRegs()[i]->weight;
|
|
|
|
}
|
|
|
|
return Sum;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// trySpillInterferences - Try to spill interfering registers instead of the
|
|
|
|
/// current one. Only do it if the accumulated spill weight is smaller than the
|
|
|
|
/// current spill weight.
|
|
|
|
unsigned RAGreedy::trySpillInterferences(LiveInterval &VirtReg,
|
|
|
|
AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
NamedRegionTimer T("Spill Interference", TimerGroupName, TimePassesIsEnabled);
|
|
|
|
unsigned BestPhys = 0;
|
2010-12-28 10:07:15 +00:00
|
|
|
float BestWeight = 0;
|
2010-12-22 22:01:30 +00:00
|
|
|
|
|
|
|
Order.rewind();
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
|
|
|
float Weight = calcInterferenceWeight(VirtReg, PhysReg);
|
|
|
|
if (Weight == HUGE_VALF || Weight >= VirtReg.weight)
|
|
|
|
continue;
|
|
|
|
if (!BestPhys || Weight < BestWeight)
|
|
|
|
BestPhys = PhysReg, BestWeight = Weight;
|
|
|
|
}
|
|
|
|
|
|
|
|
// No candidates found.
|
|
|
|
if (!BestPhys)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
// Collect all interfering registers.
|
|
|
|
SmallVector<LiveInterval*, 8> Spills;
|
|
|
|
for (const unsigned *AI = TRI->getOverlaps(BestPhys); *AI; ++AI) {
|
|
|
|
LiveIntervalUnion::Query &Q = query(VirtReg, *AI);
|
|
|
|
Spills.append(Q.interferingVRegs().begin(), Q.interferingVRegs().end());
|
|
|
|
for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i) {
|
|
|
|
LiveInterval *VReg = Q.interferingVRegs()[i];
|
2011-02-09 01:14:03 +00:00
|
|
|
unassign(*VReg, *AI);
|
2010-12-22 22:01:30 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Spill them all.
|
|
|
|
DEBUG(dbgs() << "spilling " << Spills.size() << " interferences with weight "
|
|
|
|
<< BestWeight << '\n');
|
|
|
|
for (unsigned i = 0, e = Spills.size(); i != e; ++i)
|
|
|
|
spiller().spill(Spills[i], NewVRegs, Spills);
|
|
|
|
return BestPhys;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Main Entry Point
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
|
2011-01-19 22:11:48 +00:00
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
2010-12-22 22:01:30 +00:00
|
|
|
// First try assigning a free register.
|
2010-12-10 22:21:05 +00:00
|
|
|
AllocationOrder Order(VirtReg.reg, *VRM, ReservedRegs);
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
2010-12-22 22:01:30 +00:00
|
|
|
if (!checkPhysRegInterference(VirtReg, PhysReg))
|
2010-12-08 03:26:16 +00:00
|
|
|
return PhysReg;
|
|
|
|
}
|
2010-12-09 18:15:21 +00:00
|
|
|
|
2010-12-14 00:37:49 +00:00
|
|
|
// Try to reassign interferences.
|
2011-02-09 01:14:03 +00:00
|
|
|
if (unsigned PhysReg = tryReassignOrEvict(VirtReg, Order, NewVRegs))
|
2010-12-14 00:37:49 +00:00
|
|
|
return PhysReg;
|
2010-12-09 18:15:21 +00:00
|
|
|
|
2011-01-19 22:11:48 +00:00
|
|
|
assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
|
|
|
|
|
2010-12-14 00:37:49 +00:00
|
|
|
// Try splitting VirtReg or interferences.
|
2011-01-19 22:11:48 +00:00
|
|
|
unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
|
|
|
|
if (PhysReg || !NewVRegs.empty())
|
2010-12-14 00:37:44 +00:00
|
|
|
return PhysReg;
|
|
|
|
|
2010-12-08 03:26:16 +00:00
|
|
|
// Try to spill another interfering reg with less spill weight.
|
2011-01-19 22:11:48 +00:00
|
|
|
PhysReg = trySpillInterferences(VirtReg, Order, NewVRegs);
|
2010-12-22 22:01:30 +00:00
|
|
|
if (PhysReg)
|
|
|
|
return PhysReg;
|
2010-12-09 18:15:21 +00:00
|
|
|
|
2010-12-22 22:01:30 +00:00
|
|
|
// Finally spill VirtReg itself.
|
|
|
|
NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
|
2010-12-08 03:26:16 +00:00
|
|
|
SmallVector<LiveInterval*, 1> pendingSpills;
|
2011-01-19 22:11:48 +00:00
|
|
|
spiller().spill(&VirtReg, NewVRegs, pendingSpills);
|
2010-12-08 03:26:16 +00:00
|
|
|
|
|
|
|
// The live virtual register requesting allocation was spilled, so tell
|
|
|
|
// the caller not to allocate anything during this round.
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
|
|
|
|
DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
|
|
|
|
<< "********** Function: "
|
|
|
|
<< ((Value*)mf.getFunction())->getName() << '\n');
|
|
|
|
|
|
|
|
MF = &mf;
|
2010-12-17 23:16:35 +00:00
|
|
|
if (VerifyEnabled)
|
2010-12-18 00:06:56 +00:00
|
|
|
MF->verify(this, "Before greedy register allocator");
|
2010-12-17 23:16:35 +00:00
|
|
|
|
2010-12-10 23:49:00 +00:00
|
|
|
RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
|
2011-01-18 21:13:27 +00:00
|
|
|
Indexes = &getAnalysis<SlotIndexes>();
|
2010-12-17 23:16:32 +00:00
|
|
|
DomTree = &getAnalysis<MachineDominatorTree>();
|
2010-12-08 03:26:16 +00:00
|
|
|
ReservedRegs = TRI->getReservedRegs(*MF);
|
2010-12-10 22:54:44 +00:00
|
|
|
SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
|
2010-12-15 23:46:13 +00:00
|
|
|
Loops = &getAnalysis<MachineLoopInfo>();
|
|
|
|
LoopRanges = &getAnalysis<MachineLoopRanges>();
|
2011-01-18 21:13:27 +00:00
|
|
|
Bundles = &getAnalysis<EdgeBundles>();
|
|
|
|
SpillPlacer = &getAnalysis<SpillPlacement>();
|
|
|
|
|
2010-12-15 23:46:13 +00:00
|
|
|
SA.reset(new SplitAnalysis(*MF, *LIS, *Loops));
|
|
|
|
|
2010-12-08 03:26:16 +00:00
|
|
|
allocatePhysRegs();
|
|
|
|
addMBBLiveIns(MF);
|
2011-02-08 21:13:03 +00:00
|
|
|
LIS->addKillFlags();
|
2010-12-08 03:26:16 +00:00
|
|
|
|
|
|
|
// Run rewriter
|
2010-12-11 00:19:56 +00:00
|
|
|
{
|
|
|
|
NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
|
|
|
|
std::auto_ptr<VirtRegRewriter> rewriter(createVirtRegRewriter());
|
|
|
|
rewriter->runOnMachineFunction(*MF, *VRM, LIS);
|
|
|
|
}
|
2010-12-08 03:26:16 +00:00
|
|
|
|
|
|
|
// The pass output is in VirtRegMap. Release all the transient data.
|
|
|
|
releaseMemory();
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|