2005-02-05 02:24:26 +00:00
|
|
|
//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
|
2005-04-21 23:13:11 +00:00
|
|
|
//
|
2005-01-22 23:41:55 +00:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2005-04-21 23:13:11 +00:00
|
|
|
//
|
2005-01-22 23:41:55 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains the Alpha implementation of the TargetInstrInfo class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "Alpha.h"
|
|
|
|
#include "AlphaInstrInfo.h"
|
|
|
|
#include "AlphaGenInstrInfo.inc"
|
2007-09-07 04:06:50 +00:00
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2005-01-22 23:41:55 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
AlphaInstrInfo::AlphaInstrInfo()
|
2008-01-01 01:03:04 +00:00
|
|
|
: TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
|
2006-11-13 23:36:35 +00:00
|
|
|
RI(*this) { }
|
2005-01-22 23:41:55 +00:00
|
|
|
|
|
|
|
|
|
|
|
bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
|
|
|
|
unsigned& sourceReg,
|
|
|
|
unsigned& destReg) const {
|
2008-01-07 02:48:55 +00:00
|
|
|
unsigned oc = MI.getOpcode();
|
2006-10-31 23:46:56 +00:00
|
|
|
if (oc == Alpha::BISr ||
|
2006-03-09 18:18:51 +00:00
|
|
|
oc == Alpha::CPYSS ||
|
|
|
|
oc == Alpha::CPYST ||
|
|
|
|
oc == Alpha::CPYSSt ||
|
|
|
|
oc == Alpha::CPYSTs) {
|
2005-11-09 19:17:08 +00:00
|
|
|
// or r1, r2, r2
|
|
|
|
// cpys(s|t) r1 r2 r2
|
2007-04-25 07:12:14 +00:00
|
|
|
assert(MI.getNumOperands() >= 3 &&
|
2005-01-22 23:41:55 +00:00
|
|
|
MI.getOperand(0).isRegister() &&
|
|
|
|
MI.getOperand(1).isRegister() &&
|
|
|
|
MI.getOperand(2).isRegister() &&
|
|
|
|
"invalid Alpha BIS instruction!");
|
|
|
|
if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
|
|
|
|
sourceReg = MI.getOperand(1).getReg();
|
|
|
|
destReg = MI.getOperand(0).getReg();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
2006-02-02 20:12:32 +00:00
|
|
|
|
|
|
|
unsigned
|
|
|
|
AlphaInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const {
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
case Alpha::LDL:
|
|
|
|
case Alpha::LDQ:
|
|
|
|
case Alpha::LDBU:
|
|
|
|
case Alpha::LDWU:
|
|
|
|
case Alpha::LDS:
|
|
|
|
case Alpha::LDT:
|
|
|
|
if (MI->getOperand(1).isFrameIndex()) {
|
2007-12-30 23:10:15 +00:00
|
|
|
FrameIndex = MI->getOperand(1).getIndex();
|
2006-02-02 20:12:32 +00:00
|
|
|
return MI->getOperand(0).getReg();
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-02-03 03:07:37 +00:00
|
|
|
unsigned
|
|
|
|
AlphaInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const {
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
case Alpha::STL:
|
|
|
|
case Alpha::STQ:
|
|
|
|
case Alpha::STB:
|
|
|
|
case Alpha::STW:
|
|
|
|
case Alpha::STS:
|
|
|
|
case Alpha::STT:
|
|
|
|
if (MI->getOperand(1).isFrameIndex()) {
|
2007-12-30 23:10:15 +00:00
|
|
|
FrameIndex = MI->getOperand(1).getIndex();
|
2006-02-03 03:07:37 +00:00
|
|
|
return MI->getOperand(0).getReg();
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-10-31 16:49:55 +00:00
|
|
|
static bool isAlphaIntCondCode(unsigned Opcode) {
|
|
|
|
switch (Opcode) {
|
|
|
|
case Alpha::BEQ:
|
|
|
|
case Alpha::BNE:
|
|
|
|
case Alpha::BGE:
|
|
|
|
case Alpha::BGT:
|
|
|
|
case Alpha::BLE:
|
|
|
|
case Alpha::BLT:
|
|
|
|
case Alpha::BLBC:
|
|
|
|
case Alpha::BLBS:
|
|
|
|
return true;
|
|
|
|
default:
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-05-18 00:05:48 +00:00
|
|
|
unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
|
2006-10-24 16:41:36 +00:00
|
|
|
MachineBasicBlock *FBB,
|
|
|
|
const std::vector<MachineOperand> &Cond)const{
|
2006-10-31 16:49:55 +00:00
|
|
|
assert(TBB && "InsertBranch must not be told to insert a fallthrough");
|
|
|
|
assert((Cond.size() == 2 || Cond.size() == 0) &&
|
|
|
|
"Alpha branch conditions have two components!");
|
|
|
|
|
|
|
|
// One-way branch.
|
|
|
|
if (FBB == 0) {
|
|
|
|
if (Cond.empty()) // Unconditional branch
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::BR)).addMBB(TBB);
|
2006-10-31 16:49:55 +00:00
|
|
|
else // Conditional branch
|
|
|
|
if (isAlphaIntCondCode(Cond[0].getImm()))
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
|
2006-10-31 16:49:55 +00:00
|
|
|
.addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
|
|
|
|
else
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
|
2006-10-31 16:49:55 +00:00
|
|
|
.addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
|
2007-05-18 00:05:48 +00:00
|
|
|
return 1;
|
2006-10-31 16:49:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Two-way Conditional Branch.
|
|
|
|
if (isAlphaIntCondCode(Cond[0].getImm()))
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
|
2006-10-31 16:49:55 +00:00
|
|
|
.addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
|
|
|
|
else
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
|
2006-10-31 16:49:55 +00:00
|
|
|
.addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(&MBB, get(Alpha::BR)).addMBB(FBB);
|
2007-05-18 00:05:48 +00:00
|
|
|
return 2;
|
2006-10-31 16:49:55 +00:00
|
|
|
}
|
|
|
|
|
2007-12-31 06:32:00 +00:00
|
|
|
void AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned DestReg, unsigned SrcReg,
|
|
|
|
const TargetRegisterClass *DestRC,
|
|
|
|
const TargetRegisterClass *SrcRC) const {
|
|
|
|
//cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
|
|
|
|
if (DestRC != SrcRC) {
|
|
|
|
cerr << "Not yet supported!";
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (DestRC == Alpha::GPRCRegisterClass) {
|
|
|
|
BuildMI(MBB, MI, get(Alpha::BISr), DestReg).addReg(SrcReg).addReg(SrcReg);
|
|
|
|
} else if (DestRC == Alpha::F4RCRegisterClass) {
|
|
|
|
BuildMI(MBB, MI, get(Alpha::CPYSS), DestReg).addReg(SrcReg).addReg(SrcReg);
|
|
|
|
} else if (DestRC == Alpha::F8RCRegisterClass) {
|
|
|
|
BuildMI(MBB, MI, get(Alpha::CPYST), DestReg).addReg(SrcReg).addReg(SrcReg);
|
|
|
|
} else {
|
|
|
|
cerr << "Attempt to copy register that is not GPR or FPR";
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-01-01 21:11:32 +00:00
|
|
|
void
|
|
|
|
AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned SrcReg, bool isKill, int FrameIdx,
|
|
|
|
const TargetRegisterClass *RC) const {
|
|
|
|
//cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
|
|
|
|
// << FrameIdx << "\n";
|
|
|
|
//BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
|
|
|
|
if (RC == Alpha::F4RCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::STS))
|
|
|
|
.addReg(SrcReg, false, false, isKill)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else if (RC == Alpha::F8RCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::STT))
|
|
|
|
.addReg(SrcReg, false, false, isKill)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else if (RC == Alpha::GPRCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::STQ))
|
|
|
|
.addReg(SrcReg, false, false, isKill)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
|
|
|
void AlphaInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
|
|
|
|
bool isKill,
|
|
|
|
SmallVectorImpl<MachineOperand> &Addr,
|
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
SmallVectorImpl<MachineInstr*> &NewMIs) const {
|
|
|
|
unsigned Opc = 0;
|
|
|
|
if (RC == Alpha::F4RCRegisterClass)
|
|
|
|
Opc = Alpha::STS;
|
|
|
|
else if (RC == Alpha::F8RCRegisterClass)
|
|
|
|
Opc = Alpha::STT;
|
|
|
|
else if (RC == Alpha::GPRCRegisterClass)
|
|
|
|
Opc = Alpha::STQ;
|
|
|
|
else
|
|
|
|
abort();
|
|
|
|
MachineInstrBuilder MIB =
|
|
|
|
BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill);
|
|
|
|
for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = Addr[i];
|
|
|
|
if (MO.isRegister())
|
|
|
|
MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
|
|
|
|
else
|
|
|
|
MIB.addImm(MO.getImm());
|
|
|
|
}
|
|
|
|
NewMIs.push_back(MIB);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
|
|
|
unsigned DestReg, int FrameIdx,
|
|
|
|
const TargetRegisterClass *RC) const {
|
|
|
|
//cerr << "Trying to load " << getPrettyName(DestReg) << " to "
|
|
|
|
// << FrameIdx << "\n";
|
|
|
|
if (RC == Alpha::F4RCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::LDS), DestReg)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else if (RC == Alpha::F8RCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::LDT), DestReg)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else if (RC == Alpha::GPRCRegisterClass)
|
|
|
|
BuildMI(MBB, MI, get(Alpha::LDQ), DestReg)
|
|
|
|
.addFrameIndex(FrameIdx).addReg(Alpha::F31);
|
|
|
|
else
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
|
|
|
|
void AlphaInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
|
|
|
|
SmallVectorImpl<MachineOperand> &Addr,
|
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
SmallVectorImpl<MachineInstr*> &NewMIs) const {
|
|
|
|
unsigned Opc = 0;
|
|
|
|
if (RC == Alpha::F4RCRegisterClass)
|
|
|
|
Opc = Alpha::LDS;
|
|
|
|
else if (RC == Alpha::F8RCRegisterClass)
|
|
|
|
Opc = Alpha::LDT;
|
|
|
|
else if (RC == Alpha::GPRCRegisterClass)
|
|
|
|
Opc = Alpha::LDQ;
|
|
|
|
else
|
|
|
|
abort();
|
|
|
|
MachineInstrBuilder MIB =
|
|
|
|
BuildMI(get(Opc), DestReg);
|
|
|
|
for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = Addr[i];
|
|
|
|
if (MO.isRegister())
|
|
|
|
MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
|
|
|
|
else
|
|
|
|
MIB.addImm(MO.getImm());
|
|
|
|
}
|
|
|
|
NewMIs.push_back(MIB);
|
|
|
|
}
|
|
|
|
|
2008-02-08 21:20:40 +00:00
|
|
|
MachineInstr *AlphaInstrInfo::foldMemoryOperand(MachineFunction &MF,
|
|
|
|
MachineInstr *MI,
|
|
|
|
SmallVectorImpl<unsigned> &Ops,
|
|
|
|
int FrameIndex) const {
|
2008-01-07 01:35:02 +00:00
|
|
|
if (Ops.size() != 1) return NULL;
|
|
|
|
|
|
|
|
// Make sure this is a reg-reg copy.
|
|
|
|
unsigned Opc = MI->getOpcode();
|
|
|
|
|
|
|
|
MachineInstr *NewMI = NULL;
|
|
|
|
switch(Opc) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
case Alpha::BISr:
|
|
|
|
case Alpha::CPYSS:
|
|
|
|
case Alpha::CPYST:
|
|
|
|
if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
|
|
|
|
if (Ops[0] == 0) { // move -> store
|
|
|
|
unsigned InReg = MI->getOperand(1).getReg();
|
|
|
|
Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
|
|
|
|
((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
|
|
|
|
NewMI = BuildMI(get(Opc)).addReg(InReg).addFrameIndex(FrameIndex)
|
|
|
|
.addReg(Alpha::F31);
|
|
|
|
} else { // load -> move
|
|
|
|
unsigned OutReg = MI->getOperand(0).getReg();
|
|
|
|
Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
|
|
|
|
((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
|
|
|
|
NewMI = BuildMI(get(Opc), OutReg).addFrameIndex(FrameIndex)
|
|
|
|
.addReg(Alpha::F31);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (NewMI)
|
|
|
|
NewMI->copyKillDeadInfo(MI);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-10-31 16:49:55 +00:00
|
|
|
static unsigned AlphaRevCondCode(unsigned Opcode) {
|
|
|
|
switch (Opcode) {
|
|
|
|
case Alpha::BEQ: return Alpha::BNE;
|
|
|
|
case Alpha::BNE: return Alpha::BEQ;
|
|
|
|
case Alpha::BGE: return Alpha::BLT;
|
|
|
|
case Alpha::BGT: return Alpha::BLE;
|
|
|
|
case Alpha::BLE: return Alpha::BGT;
|
|
|
|
case Alpha::BLT: return Alpha::BGE;
|
|
|
|
case Alpha::BLBC: return Alpha::BLBS;
|
|
|
|
case Alpha::BLBS: return Alpha::BLBC;
|
|
|
|
case Alpha::FBEQ: return Alpha::FBNE;
|
|
|
|
case Alpha::FBNE: return Alpha::FBEQ;
|
|
|
|
case Alpha::FBGE: return Alpha::FBLT;
|
|
|
|
case Alpha::FBGT: return Alpha::FBLE;
|
|
|
|
case Alpha::FBLE: return Alpha::FBGT;
|
|
|
|
case Alpha::FBLT: return Alpha::FBGE;
|
|
|
|
default:
|
|
|
|
assert(0 && "Unknown opcode");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Branch analysis.
|
|
|
|
bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
|
|
|
|
MachineBasicBlock *&FBB,
|
|
|
|
std::vector<MachineOperand> &Cond) const {
|
|
|
|
// If the block has no terminators, it just falls into the block after it.
|
|
|
|
MachineBasicBlock::iterator I = MBB.end();
|
2007-06-08 21:59:56 +00:00
|
|
|
if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
|
2006-10-31 16:49:55 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
// Get the last instruction in the block.
|
|
|
|
MachineInstr *LastInst = I;
|
|
|
|
|
|
|
|
// If there is only one terminator instruction, process it.
|
2007-06-08 21:59:56 +00:00
|
|
|
if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
|
2006-10-31 16:49:55 +00:00
|
|
|
if (LastInst->getOpcode() == Alpha::BR) {
|
2007-12-30 23:10:15 +00:00
|
|
|
TBB = LastInst->getOperand(0).getMBB();
|
2006-10-31 16:49:55 +00:00
|
|
|
return false;
|
|
|
|
} else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
|
|
|
|
LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
|
|
|
|
// Block ends with fall-through condbranch.
|
2007-12-30 23:10:15 +00:00
|
|
|
TBB = LastInst->getOperand(2).getMBB();
|
2006-10-31 16:49:55 +00:00
|
|
|
Cond.push_back(LastInst->getOperand(0));
|
|
|
|
Cond.push_back(LastInst->getOperand(1));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
// Otherwise, don't know what this is.
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Get the instruction before it if it's a terminator.
|
|
|
|
MachineInstr *SecondLastInst = I;
|
|
|
|
|
|
|
|
// If there are three terminators, we don't know what sort of block this is.
|
|
|
|
if (SecondLastInst && I != MBB.begin() &&
|
2007-06-08 21:59:56 +00:00
|
|
|
isUnpredicatedTerminator(--I))
|
2006-10-31 16:49:55 +00:00
|
|
|
return true;
|
|
|
|
|
|
|
|
// If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
|
|
|
|
if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
|
|
|
|
SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
|
|
|
|
LastInst->getOpcode() == Alpha::BR) {
|
2007-12-30 23:10:15 +00:00
|
|
|
TBB = SecondLastInst->getOperand(2).getMBB();
|
2006-10-31 16:49:55 +00:00
|
|
|
Cond.push_back(SecondLastInst->getOperand(0));
|
|
|
|
Cond.push_back(SecondLastInst->getOperand(1));
|
2007-12-30 23:10:15 +00:00
|
|
|
FBB = LastInst->getOperand(0).getMBB();
|
2006-10-31 16:49:55 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-06-13 17:59:52 +00:00
|
|
|
// If the block ends with two Alpha::BRs, handle it. The second one is not
|
|
|
|
// executed, so remove it.
|
|
|
|
if (SecondLastInst->getOpcode() == Alpha::BR &&
|
|
|
|
LastInst->getOpcode() == Alpha::BR) {
|
2007-12-30 23:10:15 +00:00
|
|
|
TBB = SecondLastInst->getOperand(0).getMBB();
|
2007-06-13 17:59:52 +00:00
|
|
|
I = LastInst;
|
|
|
|
I->eraseFromParent();
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-10-31 16:49:55 +00:00
|
|
|
// Otherwise, can't handle this.
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2007-05-18 00:05:48 +00:00
|
|
|
unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
|
2006-10-31 16:49:55 +00:00
|
|
|
MachineBasicBlock::iterator I = MBB.end();
|
2007-05-18 00:05:48 +00:00
|
|
|
if (I == MBB.begin()) return 0;
|
2006-10-31 16:49:55 +00:00
|
|
|
--I;
|
|
|
|
if (I->getOpcode() != Alpha::BR &&
|
|
|
|
I->getOpcode() != Alpha::COND_BRANCH_I &&
|
|
|
|
I->getOpcode() != Alpha::COND_BRANCH_F)
|
2007-05-18 00:05:48 +00:00
|
|
|
return 0;
|
2006-10-31 16:49:55 +00:00
|
|
|
|
|
|
|
// Remove the branch.
|
|
|
|
I->eraseFromParent();
|
|
|
|
|
|
|
|
I = MBB.end();
|
|
|
|
|
2007-05-18 00:05:48 +00:00
|
|
|
if (I == MBB.begin()) return 1;
|
2006-10-31 16:49:55 +00:00
|
|
|
--I;
|
|
|
|
if (I->getOpcode() != Alpha::COND_BRANCH_I &&
|
|
|
|
I->getOpcode() != Alpha::COND_BRANCH_F)
|
2007-05-18 00:05:48 +00:00
|
|
|
return 1;
|
2006-10-31 16:49:55 +00:00
|
|
|
|
|
|
|
// Remove the branch.
|
|
|
|
I->eraseFromParent();
|
2007-05-18 00:05:48 +00:00
|
|
|
return 2;
|
2006-10-31 16:49:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator MI) const {
|
2006-11-27 23:37:22 +00:00
|
|
|
BuildMI(MBB, MI, get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
|
2006-10-31 16:49:55 +00:00
|
|
|
.addReg(Alpha::R31);
|
2006-10-24 17:07:11 +00:00
|
|
|
}
|
2006-10-31 16:49:55 +00:00
|
|
|
|
|
|
|
bool AlphaInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
|
|
|
|
if (MBB.empty()) return false;
|
|
|
|
|
|
|
|
switch (MBB.back().getOpcode()) {
|
2007-05-21 18:44:17 +00:00
|
|
|
case Alpha::RETDAG: // Return.
|
|
|
|
case Alpha::RETDAGp:
|
2006-10-31 16:49:55 +00:00
|
|
|
case Alpha::BR: // Uncond branch.
|
|
|
|
case Alpha::JMP: // Indirect branch.
|
|
|
|
return true;
|
|
|
|
default: return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
bool AlphaInstrInfo::
|
|
|
|
ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
|
|
|
|
assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
|
|
|
|
Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|