2016-01-24 19:26:06 +00:00
|
|
|
|
|
|
|
|
|
|
|
Design Name = 68030_tk.tt4
|
|
|
|
~~~~~~~~~~~~~~~~~~~~~~~~~~
|
|
|
|
|
|
|
|
|
|
|
|
*******************
|
|
|
|
* TIMING ANALYSIS *
|
|
|
|
*******************
|
|
|
|
|
|
|
|
Timing Analysis KEY:
|
|
|
|
One unit of delay time is equivalent to one pass
|
|
|
|
through the Central Switch Matrix.
|
|
|
|
.. Delay ( in this column ) not applicable to the indicated signal.
|
|
|
|
TSU, Set-Up Time ( 0 for input-paired signals ),
|
|
|
|
represents the number of switch matrix passes between
|
|
|
|
an input pin and a register setup before clock.
|
|
|
|
TSU is reported on the register.
|
|
|
|
TCO, Clocked Output-to-Pin Time ( 0 for output-paired signals ),
|
|
|
|
represents the number of switch matrix passes between
|
|
|
|
a clocked register and an output pin.
|
|
|
|
TCO is reported on the register.
|
|
|
|
TPD, Propagation Delay Time ( calculated only for combinatorial eqns.),
|
|
|
|
represents the number of switch matrix passes between
|
|
|
|
an input pin and an output pin.
|
|
|
|
TPD is reported on the output pin.
|
|
|
|
TCR, Clocked Output-to-Register Time,
|
|
|
|
represents the number of switch matrix passes between
|
|
|
|
a clocked register and the register it drives ( before clock ).
|
|
|
|
TCR is reported on the driving register.
|
|
|
|
|
|
|
|
TSU TCO TPD TCR
|
|
|
|
#passes #passes #passes #passes
|
|
|
|
SIGNAL NAME min max min max min max min max
|
|
|
|
inst_AS_000_DMA 1 2 1 3 .. .. 1 3
|
2016-10-06 19:37:29 +00:00
|
|
|
inst_AS_000_INT 1 2 1 3 .. .. 2 3
|
2016-01-24 19:26:06 +00:00
|
|
|
DS_030 .. .. .. .. 1 2 .. ..
|
|
|
|
FPU_CS .. .. .. .. 1 2 .. ..
|
2016-10-06 19:37:29 +00:00
|
|
|
DSACK1 .. .. .. .. 1 2 .. ..
|
2016-01-24 19:26:06 +00:00
|
|
|
AMIGA_BUS_DATA_DIR .. .. .. .. 1 2 .. ..
|
2016-10-16 17:58:33 +00:00
|
|
|
AMIGA_BUS_ENABLE_HIGH .. .. .. .. 1 2 .. ..
|
2016-01-24 19:26:06 +00:00
|
|
|
BGACK_030 1 2 0 1 .. .. 1 1
|
|
|
|
RN_BGACK_030 1 2 0 1 .. .. 1 1
|
|
|
|
inst_AS_030_D0 1 2 1 1 .. .. 1 1
|
2016-10-06 19:37:29 +00:00
|
|
|
inst_AS_030_000_SYNC 1 2 1 1 .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
inst_DS_000_DMA 1 2 1 1 .. .. .. ..
|
|
|
|
CYCLE_DMA_0_ 1 2 .. .. .. .. 1 1
|
|
|
|
CYCLE_DMA_1_ 1 2 .. .. .. .. 1 1
|
2016-10-06 19:37:29 +00:00
|
|
|
inst_LDS_000_INT 1 1 1 1 .. .. 2 2
|
2016-10-16 17:58:33 +00:00
|
|
|
inst_DS_000_ENABLE 1 2 1 1 .. .. 2 2
|
|
|
|
inst_UDS_000_INT 1 1 1 1 .. .. 2 2
|
2016-01-24 19:26:06 +00:00
|
|
|
inst_CLK_030_H 1 2 .. .. .. .. 1 1
|
2016-10-06 19:37:29 +00:00
|
|
|
inst_DSACK1_INT 1 2 1 1 .. .. .. ..
|
2016-01-24 19:26:06 +00:00
|
|
|
AS_030 .. .. .. .. 1 1 .. ..
|
|
|
|
AS_000 .. .. .. .. 1 1 .. ..
|
|
|
|
CIIN .. .. .. .. 1 1 .. ..
|
2016-10-06 19:37:29 +00:00
|
|
|
SIZE_1_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_SIZE_1_ 1 1 0 0 .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
IPL_030_2_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_IPL_030_2_ 1 1 0 0 .. .. 1 1
|
2016-08-18 22:22:24 +00:00
|
|
|
RW_000 1 1 0 0 .. .. 1 1
|
|
|
|
RN_RW_000 1 1 0 0 .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
BG_000 1 1 0 0 .. .. 1 1
|
|
|
|
RN_BG_000 1 1 0 0 .. .. 1 1
|
2016-10-06 19:37:29 +00:00
|
|
|
SIZE_0_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_SIZE_0_ 1 1 0 0 .. .. 1 1
|
2016-08-25 20:30:49 +00:00
|
|
|
VMA 1 1 0 0 .. .. 1 1
|
|
|
|
RN_VMA 1 1 0 0 .. .. 1 1
|
|
|
|
RW 1 1 0 0 .. .. 1 1
|
|
|
|
RN_RW 1 1 0 0 .. .. 1 1
|
2016-09-15 17:20:42 +00:00
|
|
|
A_0_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_A_0_ 1 1 0 0 .. .. 1 1
|
|
|
|
IPL_030_1_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_IPL_030_1_ 1 1 0 0 .. .. 1 1
|
|
|
|
IPL_030_0_ 1 1 0 0 .. .. 1 1
|
|
|
|
RN_IPL_030_0_ 1 1 0 0 .. .. 1 1
|
2016-10-06 20:23:07 +00:00
|
|
|
cpu_est_2_ .. .. 1 1 .. .. 1 1
|
2016-08-25 20:30:49 +00:00
|
|
|
cpu_est_3_ .. .. 1 1 .. .. 1 1
|
2016-09-15 17:20:42 +00:00
|
|
|
cpu_est_0_ .. .. .. .. .. .. 1 1
|
|
|
|
cpu_est_1_ .. .. 1 1 .. .. 1 1
|
2016-10-16 17:58:33 +00:00
|
|
|
inst_AMIGA_BUS_ENABLE_DMA_HIGH 1 1 1 1 .. .. .. ..
|
2016-01-24 19:26:06 +00:00
|
|
|
inst_AMIGA_BUS_ENABLE_DMA_LOW 1 1 1 1 .. .. .. ..
|
|
|
|
inst_BGACK_030_INT_D 1 1 .. .. .. .. 1 1
|
|
|
|
inst_VPA_D 1 1 .. .. .. .. 1 1
|
2016-10-16 17:58:33 +00:00
|
|
|
CLK_000_D_3_ .. .. .. .. .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
inst_DTACK_D0 1 1 .. .. .. .. 1 1
|
|
|
|
inst_RESET_OUT 1 1 .. .. .. .. .. ..
|
2016-10-06 19:37:29 +00:00
|
|
|
CLK_000_D_1_ .. .. .. .. .. .. 1 1
|
2016-08-18 22:22:24 +00:00
|
|
|
CLK_000_D_0_ 1 1 .. .. .. .. 1 1
|
2016-08-18 22:42:01 +00:00
|
|
|
inst_CLK_OUT_PRE_50 .. .. .. .. .. .. 1 1
|
2016-08-25 20:30:49 +00:00
|
|
|
inst_CLK_OUT_PRE_D .. .. .. .. .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
IPL_D0_0_ 1 1 .. .. .. .. 1 1
|
|
|
|
IPL_D0_1_ 1 1 .. .. .. .. 1 1
|
|
|
|
IPL_D0_2_ 1 1 .. .. .. .. 1 1
|
2016-10-16 17:58:33 +00:00
|
|
|
CLK_000_D_2_ .. .. .. .. .. .. 1 1
|
|
|
|
CLK_000_D_4_ .. .. .. .. .. .. 1 1
|
2016-08-18 22:42:01 +00:00
|
|
|
SM_AMIGA_6_ 1 1 .. .. .. .. 1 1
|
|
|
|
SM_AMIGA_4_ 1 1 .. .. .. .. 1 1
|
2016-10-16 17:58:33 +00:00
|
|
|
SM_AMIGA_1_ 1 1 .. .. .. .. 1 1
|
2016-08-24 21:34:13 +00:00
|
|
|
SM_AMIGA_0_ 1 1 .. .. .. .. 1 1
|
2016-01-24 19:26:06 +00:00
|
|
|
RST_DLY_0_ 1 1 .. .. .. .. 1 1
|
|
|
|
RST_DLY_1_ 1 1 .. .. .. .. 1 1
|
|
|
|
RST_DLY_2_ 1 1 .. .. .. .. 1 1
|
2016-08-18 22:42:01 +00:00
|
|
|
SM_AMIGA_5_ 1 1 .. .. .. .. 1 1
|
|
|
|
SM_AMIGA_3_ 1 1 .. .. .. .. 1 1
|
|
|
|
SM_AMIGA_2_ 1 1 .. .. .. .. 1 1
|
2016-09-15 17:20:42 +00:00
|
|
|
SM_AMIGA_i_7_ 1 1 .. .. .. .. 1 1
|
|
|
|
CIIN_0 .. .. .. .. 1 1 .. ..
|