2006-05-11 23:55:42 +00:00
|
|
|
//===----- ScheduleDAGList.cpp - Reg pressure reduction list scheduler ----===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2006-05-11 23:55:42 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This implements bottom-up and top-down register pressure reduction list
|
|
|
|
// schedulers, using standard algorithms. The basic approach uses a priority
|
|
|
|
// queue of available nodes to schedule. One at a time, nodes are taken from
|
|
|
|
// the priority queue (thus in priority order), checked for legality to
|
|
|
|
// schedule, and emitted if legal.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2007-07-13 17:13:54 +00:00
|
|
|
#define DEBUG_TYPE "pre-RA-sched"
|
2006-05-11 23:55:42 +00:00
|
|
|
#include "llvm/CodeGen/ScheduleDAG.h"
|
2006-08-02 12:30:23 +00:00
|
|
|
#include "llvm/CodeGen/SchedulerRegistry.h"
|
2008-02-10 18:45:23 +00:00
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2006-05-12 06:33:49 +00:00
|
|
|
#include "llvm/Target/TargetData.h"
|
2006-05-11 23:55:42 +00:00
|
|
|
#include "llvm/Target/TargetMachine.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
2006-08-27 12:54:02 +00:00
|
|
|
#include "llvm/Support/Compiler.h"
|
2007-09-27 18:46:06 +00:00
|
|
|
#include "llvm/ADT/SmallPtrSet.h"
|
2007-09-25 01:54:36 +00:00
|
|
|
#include "llvm/ADT/SmallSet.h"
|
2006-05-11 23:55:42 +00:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include <climits>
|
|
|
|
#include <queue>
|
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
2007-09-27 07:09:03 +00:00
|
|
|
STATISTIC(NumBacktracks, "Number of times scheduler backtraced");
|
2007-10-05 01:39:18 +00:00
|
|
|
STATISTIC(NumUnfolds, "Number of nodes unfolded");
|
2007-09-27 07:09:03 +00:00
|
|
|
STATISTIC(NumDups, "Number of duplicated nodes");
|
|
|
|
STATISTIC(NumCCCopies, "Number of cross class copies");
|
|
|
|
|
2006-08-01 14:21:23 +00:00
|
|
|
static RegisterScheduler
|
|
|
|
burrListDAGScheduler("list-burr",
|
|
|
|
" Bottom-up register reduction list scheduling",
|
|
|
|
createBURRListDAGScheduler);
|
|
|
|
static RegisterScheduler
|
|
|
|
tdrListrDAGScheduler("list-tdrr",
|
|
|
|
" Top-down register reduction list scheduling",
|
|
|
|
createTDRRListDAGScheduler);
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
namespace {
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// ScheduleDAGRRList - The actual register reduction list scheduler
|
|
|
|
/// implementation. This supports both top-down and bottom-up scheduling.
|
|
|
|
///
|
2006-06-28 22:17:39 +00:00
|
|
|
class VISIBILITY_HIDDEN ScheduleDAGRRList : public ScheduleDAG {
|
2006-05-11 23:55:42 +00:00
|
|
|
private:
|
|
|
|
/// isBottomUp - This is true if the scheduling problem is bottom-up, false if
|
|
|
|
/// it is top-down.
|
|
|
|
bool isBottomUp;
|
|
|
|
|
|
|
|
/// AvailableQueue - The priority queue to use for the available SUnits.
|
|
|
|
SchedulingPriorityQueue *AvailableQueue;
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
/// LiveRegs / LiveRegDefs - A set of physical registers and their definition
|
|
|
|
/// that are "live". These nodes must be scheduled before any other nodes that
|
|
|
|
/// modifies the registers can be scheduled.
|
|
|
|
SmallSet<unsigned, 4> LiveRegs;
|
|
|
|
std::vector<SUnit*> LiveRegDefs;
|
|
|
|
std::vector<unsigned> LiveRegCycles;
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
public:
|
|
|
|
ScheduleDAGRRList(SelectionDAG &dag, MachineBasicBlock *bb,
|
|
|
|
const TargetMachine &tm, bool isbottomup,
|
|
|
|
SchedulingPriorityQueue *availqueue)
|
|
|
|
: ScheduleDAG(dag, bb, tm), isBottomUp(isbottomup),
|
|
|
|
AvailableQueue(availqueue) {
|
|
|
|
}
|
|
|
|
|
|
|
|
~ScheduleDAGRRList() {
|
|
|
|
delete AvailableQueue;
|
|
|
|
}
|
|
|
|
|
|
|
|
void Schedule();
|
|
|
|
|
|
|
|
private:
|
2007-09-26 21:36:17 +00:00
|
|
|
void ReleasePred(SUnit*, bool, unsigned);
|
|
|
|
void ReleaseSucc(SUnit*, bool isChain, unsigned);
|
|
|
|
void CapturePred(SUnit*, SUnit*, bool);
|
|
|
|
void ScheduleNodeBottomUp(SUnit*, unsigned);
|
|
|
|
void ScheduleNodeTopDown(SUnit*, unsigned);
|
|
|
|
void UnscheduleNodeBottomUp(SUnit*);
|
|
|
|
void BacktrackBottomUp(SUnit*, unsigned, unsigned&);
|
|
|
|
SUnit *CopyAndMoveSuccessors(SUnit*);
|
2007-09-27 07:09:03 +00:00
|
|
|
void InsertCCCopiesAndMoveSuccs(SUnit*, unsigned,
|
|
|
|
const TargetRegisterClass*,
|
2007-09-26 21:36:17 +00:00
|
|
|
const TargetRegisterClass*,
|
2007-09-27 07:09:03 +00:00
|
|
|
SmallVector<SUnit*, 2>&);
|
|
|
|
bool DelayForLiveRegsBottomUp(SUnit*, SmallVector<unsigned, 4>&);
|
2006-05-11 23:55:42 +00:00
|
|
|
void ListScheduleTopDown();
|
|
|
|
void ListScheduleBottomUp();
|
2006-05-12 01:58:24 +00:00
|
|
|
void CommuteNodesToReducePressure();
|
2006-05-11 23:55:42 +00:00
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
|
|
|
|
/// Schedule - Schedule the DAG using list scheduling.
|
|
|
|
void ScheduleDAGRRList::Schedule() {
|
2006-12-07 20:04:42 +00:00
|
|
|
DOUT << "********** List Scheduling **********\n";
|
2007-09-25 01:54:36 +00:00
|
|
|
|
2008-02-10 18:45:23 +00:00
|
|
|
LiveRegDefs.resize(TRI->getNumRegs(), NULL);
|
|
|
|
LiveRegCycles.resize(TRI->getNumRegs(), 0);
|
2007-09-25 01:54:36 +00:00
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// Build scheduling units.
|
|
|
|
BuildSchedUnits();
|
|
|
|
|
|
|
|
DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
|
2006-08-17 00:09:56 +00:00
|
|
|
SUnits[su].dumpAll(&DAG));
|
2006-10-14 08:34:06 +00:00
|
|
|
CalculateDepths();
|
|
|
|
CalculateHeights();
|
2006-05-11 23:55:42 +00:00
|
|
|
|
2006-11-04 09:44:31 +00:00
|
|
|
AvailableQueue->initNodes(SUnitMap, SUnits);
|
2007-08-20 19:28:38 +00:00
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// Execute the actual scheduling loop Top-Down or Bottom-Up as appropriate.
|
|
|
|
if (isBottomUp)
|
|
|
|
ListScheduleBottomUp();
|
|
|
|
else
|
|
|
|
ListScheduleTopDown();
|
|
|
|
|
|
|
|
AvailableQueue->releaseState();
|
2007-08-20 19:28:38 +00:00
|
|
|
|
2006-05-25 08:37:31 +00:00
|
|
|
CommuteNodesToReducePressure();
|
2006-05-11 23:55:42 +00:00
|
|
|
|
2006-12-07 20:04:42 +00:00
|
|
|
DOUT << "*** Final schedule ***\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
DEBUG(dumpSchedule());
|
2006-12-07 20:04:42 +00:00
|
|
|
DOUT << "\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
// Emit in scheduled order
|
|
|
|
EmitSchedule();
|
|
|
|
}
|
|
|
|
|
2006-11-04 09:44:31 +00:00
|
|
|
/// CommuteNodesToReducePressure - If a node is two-address and commutable, and
|
2006-05-12 01:58:24 +00:00
|
|
|
/// it is not the last use of its first operand, add it to the CommuteSet if
|
|
|
|
/// possible. It will be commuted when it is translated to a MI.
|
|
|
|
void ScheduleDAGRRList::CommuteNodesToReducePressure() {
|
2007-06-22 01:35:51 +00:00
|
|
|
SmallPtrSet<SUnit*, 4> OperandSeen;
|
2006-05-12 01:58:24 +00:00
|
|
|
for (unsigned i = Sequence.size()-1; i != 0; --i) { // Ignore first node.
|
|
|
|
SUnit *SU = Sequence[i];
|
2007-09-26 21:36:17 +00:00
|
|
|
if (!SU || !SU->Node) continue;
|
2006-11-04 09:44:31 +00:00
|
|
|
if (SU->isCommutable) {
|
|
|
|
unsigned Opc = SU->Node->getTargetOpcode();
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(Opc);
|
2008-01-07 06:47:00 +00:00
|
|
|
unsigned NumRes = TID.getNumDefs();
|
2008-02-15 20:50:13 +00:00
|
|
|
unsigned NumOps = TID.getNumOperands() - NumRes;
|
2006-11-04 09:44:31 +00:00
|
|
|
for (unsigned j = 0; j != NumOps; ++j) {
|
2008-01-07 06:47:00 +00:00
|
|
|
if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) == -1)
|
2006-11-04 09:44:31 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
SDNode *OpN = SU->Node->getOperand(j).Val;
|
2007-11-09 01:27:11 +00:00
|
|
|
SUnit *OpSU = isPassiveNode(OpN) ? NULL : SUnitMap[OpN][SU->InstanceNo];
|
2006-11-04 09:44:31 +00:00
|
|
|
if (OpSU && OperandSeen.count(OpSU) == 1) {
|
|
|
|
// Ok, so SU is not the last use of OpSU, but SU is two-address so
|
|
|
|
// it will clobber OpSU. Try to commute SU if no other source operands
|
|
|
|
// are live below.
|
|
|
|
bool DoCommute = true;
|
|
|
|
for (unsigned k = 0; k < NumOps; ++k) {
|
|
|
|
if (k != j) {
|
|
|
|
OpN = SU->Node->getOperand(k).Val;
|
2007-11-09 01:27:11 +00:00
|
|
|
OpSU = isPassiveNode(OpN) ? NULL : SUnitMap[OpN][SU->InstanceNo];
|
2006-11-04 09:44:31 +00:00
|
|
|
if (OpSU && OperandSeen.count(OpSU) == 1) {
|
|
|
|
DoCommute = false;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2006-05-12 01:58:24 +00:00
|
|
|
}
|
2006-11-04 09:44:31 +00:00
|
|
|
if (DoCommute)
|
|
|
|
CommuteSet.insert(SU->Node);
|
2006-05-12 01:58:24 +00:00
|
|
|
}
|
2006-11-04 09:44:31 +00:00
|
|
|
|
|
|
|
// Only look at the first use&def node for now.
|
|
|
|
break;
|
2006-05-12 01:58:24 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
if (!I->isCtrl)
|
|
|
|
OperandSeen.insert(I->Dep);
|
2006-05-12 01:58:24 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Bottom-Up Scheduling
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
|
2007-08-20 19:28:38 +00:00
|
|
|
/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
|
2006-05-11 23:55:42 +00:00
|
|
|
void ScheduleDAGRRList::ReleasePred(SUnit *PredSU, bool isChain,
|
|
|
|
unsigned CurCycle) {
|
|
|
|
// FIXME: the distance between two nodes is not always == the predecessor's
|
|
|
|
// latency. For example, the reader can very well read the register written
|
|
|
|
// by the predecessor later than the issue cycle. It also depends on the
|
|
|
|
// interrupt model (drain vs. freeze).
|
|
|
|
PredSU->CycleBound = std::max(PredSU->CycleBound, CurCycle + PredSU->Latency);
|
|
|
|
|
2007-09-28 19:24:24 +00:00
|
|
|
--PredSU->NumSuccsLeft;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
#ifndef NDEBUG
|
2007-09-28 19:24:24 +00:00
|
|
|
if (PredSU->NumSuccsLeft < 0) {
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "*** List scheduling failed! ***\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
PredSU->dump(&DAG);
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << " has been released too many times!\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
assert(0);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2007-09-28 19:24:24 +00:00
|
|
|
if (PredSU->NumSuccsLeft == 0) {
|
2006-05-11 23:55:42 +00:00
|
|
|
// EntryToken has to go last! Special case it here.
|
2007-09-26 21:36:17 +00:00
|
|
|
if (!PredSU->Node || PredSU->Node->getOpcode() != ISD::EntryToken) {
|
2006-05-11 23:55:42 +00:00
|
|
|
PredSU->isAvailable = true;
|
|
|
|
AvailableQueue->push(PredSU);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
|
|
|
|
/// count of its predecessors. If a predecessor pending count is zero, add it to
|
|
|
|
/// the Available queue.
|
2006-05-30 18:05:39 +00:00
|
|
|
void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU, unsigned CurCycle) {
|
2006-12-07 20:04:42 +00:00
|
|
|
DOUT << "*** Scheduling [" << CurCycle << "]: ";
|
2006-05-11 23:55:42 +00:00
|
|
|
DEBUG(SU->dump(&DAG));
|
|
|
|
SU->Cycle = CurCycle;
|
|
|
|
|
|
|
|
AvailableQueue->ScheduledNode(SU);
|
|
|
|
|
|
|
|
// Bottom up: release predecessors
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
2007-09-25 01:54:36 +00:00
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
ReleasePred(I->Dep, I->isCtrl, CurCycle);
|
2007-09-25 01:54:36 +00:00
|
|
|
if (I->Cost < 0) {
|
|
|
|
// This is a physical register dependency and it's impossible or
|
|
|
|
// expensive to copy the register. Make sure nothing that can
|
|
|
|
// clobber the register is scheduled between the predecessor and
|
|
|
|
// this node.
|
|
|
|
if (LiveRegs.insert(I->Reg)) {
|
|
|
|
LiveRegDefs[I->Reg] = I->Dep;
|
|
|
|
LiveRegCycles[I->Reg] = CurCycle;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Release all the implicit physical register defs that are live.
|
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->Cost < 0) {
|
|
|
|
if (LiveRegCycles[I->Reg] == I->Dep->Cycle) {
|
|
|
|
LiveRegs.erase(I->Reg);
|
|
|
|
assert(LiveRegDefs[I->Reg] == SU &&
|
|
|
|
"Physical register dependency violated?");
|
|
|
|
LiveRegDefs[I->Reg] = NULL;
|
|
|
|
LiveRegCycles[I->Reg] = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
SU->isScheduled = true;
|
|
|
|
}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
/// CapturePred - This does the opposite of ReleasePred. Since SU is being
|
|
|
|
/// unscheduled, incrcease the succ left count of its predecessors. Remove
|
|
|
|
/// them from AvailableQueue if necessary.
|
|
|
|
void ScheduleDAGRRList::CapturePred(SUnit *PredSU, SUnit *SU, bool isChain) {
|
|
|
|
PredSU->CycleBound = 0;
|
|
|
|
for (SUnit::succ_iterator I = PredSU->Succs.begin(), E = PredSU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->Dep == SU)
|
|
|
|
continue;
|
|
|
|
PredSU->CycleBound = std::max(PredSU->CycleBound,
|
|
|
|
I->Dep->Cycle + PredSU->Latency);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (PredSU->isAvailable) {
|
|
|
|
PredSU->isAvailable = false;
|
|
|
|
if (!PredSU->isPending)
|
|
|
|
AvailableQueue->remove(PredSU);
|
|
|
|
}
|
|
|
|
|
2007-09-28 19:24:24 +00:00
|
|
|
++PredSU->NumSuccsLeft;
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
|
|
|
|
/// its predecessor states to reflect the change.
|
|
|
|
void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
|
|
|
|
DOUT << "*** Unscheduling [" << SU->Cycle << "]: ";
|
|
|
|
DEBUG(SU->dump(&DAG));
|
|
|
|
|
|
|
|
AvailableQueue->UnscheduledNode(SU);
|
|
|
|
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
CapturePred(I->Dep, SU, I->isCtrl);
|
|
|
|
if (I->Cost < 0 && SU->Cycle == LiveRegCycles[I->Reg]) {
|
|
|
|
LiveRegs.erase(I->Reg);
|
|
|
|
assert(LiveRegDefs[I->Reg] == I->Dep &&
|
|
|
|
"Physical register dependency violated?");
|
|
|
|
LiveRegDefs[I->Reg] = NULL;
|
|
|
|
LiveRegCycles[I->Reg] = 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->Cost < 0) {
|
|
|
|
if (LiveRegs.insert(I->Reg)) {
|
|
|
|
assert(!LiveRegDefs[I->Reg] &&
|
|
|
|
"Physical register dependency violated?");
|
|
|
|
LiveRegDefs[I->Reg] = SU;
|
|
|
|
}
|
|
|
|
if (I->Dep->Cycle < LiveRegCycles[I->Reg])
|
|
|
|
LiveRegCycles[I->Reg] = I->Dep->Cycle;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
SU->Cycle = 0;
|
|
|
|
SU->isScheduled = false;
|
|
|
|
SU->isAvailable = true;
|
|
|
|
AvailableQueue->push(SU);
|
|
|
|
}
|
|
|
|
|
2007-09-27 00:25:29 +00:00
|
|
|
// FIXME: This is probably too slow!
|
|
|
|
static void isReachable(SUnit *SU, SUnit *TargetSU,
|
|
|
|
SmallPtrSet<SUnit*, 32> &Visited, bool &Reached) {
|
|
|
|
if (Reached) return;
|
|
|
|
if (SU == TargetSU) {
|
|
|
|
Reached = true;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
if (!Visited.insert(SU)) return;
|
|
|
|
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); I != E;
|
|
|
|
++I)
|
|
|
|
isReachable(I->Dep, TargetSU, Visited, Reached);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool isReachable(SUnit *SU, SUnit *TargetSU) {
|
|
|
|
SmallPtrSet<SUnit*, 32> Visited;
|
|
|
|
bool Reached = false;
|
|
|
|
isReachable(SU, TargetSU, Visited, Reached);
|
|
|
|
return Reached;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// willCreateCycle - Returns true if adding an edge from SU to TargetSU will
|
|
|
|
/// create a cycle.
|
2007-09-27 07:09:03 +00:00
|
|
|
static bool WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
|
2007-09-27 00:25:29 +00:00
|
|
|
if (isReachable(TargetSU, SU))
|
|
|
|
return true;
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I)
|
|
|
|
if (I->Cost < 0 && isReachable(TargetSU, I->Dep))
|
|
|
|
return true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-09-26 21:36:17 +00:00
|
|
|
/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
|
2007-09-25 01:54:36 +00:00
|
|
|
/// BTCycle in order to schedule a specific node. Returns the last unscheduled
|
|
|
|
/// SUnit. Also returns if a successor is unscheduled in the process.
|
2007-09-26 21:36:17 +00:00
|
|
|
void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, unsigned BtCycle,
|
|
|
|
unsigned &CurCycle) {
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *OldSU = NULL;
|
2007-09-26 21:36:17 +00:00
|
|
|
while (CurCycle > BtCycle) {
|
2007-09-25 01:54:36 +00:00
|
|
|
OldSU = Sequence.back();
|
|
|
|
Sequence.pop_back();
|
|
|
|
if (SU->isSucc(OldSU))
|
2007-09-26 21:36:17 +00:00
|
|
|
// Don't try to remove SU from AvailableQueue.
|
|
|
|
SU->isAvailable = false;
|
2007-09-25 01:54:36 +00:00
|
|
|
UnscheduleNodeBottomUp(OldSU);
|
|
|
|
--CurCycle;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
if (SU->isSucc(OldSU)) {
|
|
|
|
assert(false && "Something is wrong!");
|
|
|
|
abort();
|
|
|
|
}
|
2007-09-27 07:09:03 +00:00
|
|
|
|
|
|
|
++NumBacktracks;
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
|
2007-10-05 01:39:18 +00:00
|
|
|
/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
|
|
|
|
/// successors to the newly created node.
|
|
|
|
SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
|
|
|
|
if (SU->FlaggedNodes.size())
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
SDNode *N = SU->Node;
|
2007-09-26 21:36:17 +00:00
|
|
|
if (!N)
|
2007-10-05 01:39:18 +00:00
|
|
|
return NULL;
|
2007-09-26 21:36:17 +00:00
|
|
|
|
2007-10-05 01:39:18 +00:00
|
|
|
SUnit *NewSU;
|
|
|
|
bool TryUnfold = false;
|
2007-10-05 01:42:35 +00:00
|
|
|
for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
|
|
|
|
MVT::ValueType VT = N->getValueType(i);
|
|
|
|
if (VT == MVT::Flag)
|
|
|
|
return NULL;
|
|
|
|
else if (VT == MVT::Other)
|
|
|
|
TryUnfold = true;
|
|
|
|
}
|
2007-09-25 01:54:36 +00:00
|
|
|
for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
|
|
|
|
const SDOperand &Op = N->getOperand(i);
|
|
|
|
MVT::ValueType VT = Op.Val->getValueType(Op.ResNo);
|
2007-10-05 01:39:18 +00:00
|
|
|
if (VT == MVT::Flag)
|
|
|
|
return NULL;
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
|
2007-10-05 01:39:18 +00:00
|
|
|
if (TryUnfold) {
|
|
|
|
SmallVector<SDNode*, 4> NewNodes;
|
2008-01-07 01:35:56 +00:00
|
|
|
if (!TII->unfoldMemoryOperand(DAG, N, NewNodes))
|
2007-10-05 01:39:18 +00:00
|
|
|
return NULL;
|
|
|
|
|
|
|
|
DOUT << "Unfolding SU # " << SU->NodeNum << "\n";
|
|
|
|
assert(NewNodes.size() == 2 && "Expected a load folding node!");
|
|
|
|
|
|
|
|
N = NewNodes[1];
|
|
|
|
SDNode *LoadNode = NewNodes[0];
|
|
|
|
unsigned NumVals = N->getNumValues();
|
|
|
|
unsigned OldNumVals = SU->Node->getNumValues();
|
|
|
|
for (unsigned i = 0; i != NumVals; ++i)
|
One mundane change: Change ReplaceAllUsesOfValueWith to *optionally*
take a deleted nodes vector, instead of requiring it.
One more significant change: Implement the start of a legalizer that
just works on types. This legalizer is designed to run before the
operation legalizer and ensure just that the input dag is transformed
into an output dag whose operand and result types are all legal, even
if the operations on those types are not.
This design/impl has the following advantages:
1. When finished, this will *significantly* reduce the amount of code in
LegalizeDAG.cpp. It will remove all the code related to promotion and
expansion as well as splitting and scalarizing vectors.
2. The new code is very simple, idiomatic, and modular: unlike
LegalizeDAG.cpp, it has no 3000 line long functions. :)
3. The implementation is completely iterative instead of recursive, good
for hacking on large dags without blowing out your stack.
4. The implementation updates nodes in place when possible instead of
deallocating and reallocating the entire graph that points to some
mutated node.
5. The code nicely separates out handling of operations with invalid
results from operations with invalid operands, making some cases
simpler and easier to understand.
6. The new -debug-only=legalize-types option is very very handy :),
allowing you to easily understand what legalize types is doing.
This is not yet done. Until the ifdef added to SelectionDAGISel.cpp is
enabled, this does nothing. However, this code is sufficient to legalize
all of the code in 186.crafty, olden and freebench on an x86 machine. The
biggest issues are:
1. Vectors aren't implemented at all yet
2. SoftFP is a mess, I need to talk to Evan about it.
3. No lowering to libcalls is implemented yet.
4. Various operations are missing etc.
5. There are FIXME's for stuff I hax0r'd out, like softfp.
Hey, at least it is a step in the right direction :). If you'd like to help,
just enable the #ifdef in SelectionDAGISel.cpp and compile code with it. If
this explodes it will tell you what needs to be implemented. Help is
certainly appreciated.
Once this goes in, we can do three things:
1. Add a new pass of dag combine between the "type legalizer" and "operation
legalizer" passes. This will let us catch some long-standing isel issues
that we miss because operation legalization often obfuscates the dag with
target-specific nodes.
2. We can rip out all of the type legalization code from LegalizeDAG.cpp,
making it much smaller and simpler. When that happens we can then
reimplement the core functionality left in it in a much more efficient and
non-recursive way.
3. Once the whole legalizer is non-recursive, we can implement whole-function
selectiondags maybe...
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@42981 91177308-0d34-0410-b5e6-96231b3b80d8
2007-10-15 06:10:22 +00:00
|
|
|
DAG.ReplaceAllUsesOfValueWith(SDOperand(SU->Node, i), SDOperand(N, i));
|
2007-10-05 01:39:18 +00:00
|
|
|
DAG.ReplaceAllUsesOfValueWith(SDOperand(SU->Node, OldNumVals-1),
|
One mundane change: Change ReplaceAllUsesOfValueWith to *optionally*
take a deleted nodes vector, instead of requiring it.
One more significant change: Implement the start of a legalizer that
just works on types. This legalizer is designed to run before the
operation legalizer and ensure just that the input dag is transformed
into an output dag whose operand and result types are all legal, even
if the operations on those types are not.
This design/impl has the following advantages:
1. When finished, this will *significantly* reduce the amount of code in
LegalizeDAG.cpp. It will remove all the code related to promotion and
expansion as well as splitting and scalarizing vectors.
2. The new code is very simple, idiomatic, and modular: unlike
LegalizeDAG.cpp, it has no 3000 line long functions. :)
3. The implementation is completely iterative instead of recursive, good
for hacking on large dags without blowing out your stack.
4. The implementation updates nodes in place when possible instead of
deallocating and reallocating the entire graph that points to some
mutated node.
5. The code nicely separates out handling of operations with invalid
results from operations with invalid operands, making some cases
simpler and easier to understand.
6. The new -debug-only=legalize-types option is very very handy :),
allowing you to easily understand what legalize types is doing.
This is not yet done. Until the ifdef added to SelectionDAGISel.cpp is
enabled, this does nothing. However, this code is sufficient to legalize
all of the code in 186.crafty, olden and freebench on an x86 machine. The
biggest issues are:
1. Vectors aren't implemented at all yet
2. SoftFP is a mess, I need to talk to Evan about it.
3. No lowering to libcalls is implemented yet.
4. Various operations are missing etc.
5. There are FIXME's for stuff I hax0r'd out, like softfp.
Hey, at least it is a step in the right direction :). If you'd like to help,
just enable the #ifdef in SelectionDAGISel.cpp and compile code with it. If
this explodes it will tell you what needs to be implemented. Help is
certainly appreciated.
Once this goes in, we can do three things:
1. Add a new pass of dag combine between the "type legalizer" and "operation
legalizer" passes. This will let us catch some long-standing isel issues
that we miss because operation legalization often obfuscates the dag with
target-specific nodes.
2. We can rip out all of the type legalization code from LegalizeDAG.cpp,
making it much smaller and simpler. When that happens we can then
reimplement the core functionality left in it in a much more efficient and
non-recursive way.
3. Once the whole legalizer is non-recursive, we can implement whole-function
selectiondags maybe...
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@42981 91177308-0d34-0410-b5e6-96231b3b80d8
2007-10-15 06:10:22 +00:00
|
|
|
SDOperand(LoadNode, 1));
|
2007-10-05 01:39:18 +00:00
|
|
|
|
|
|
|
SUnit *NewSU = NewSUnit(N);
|
|
|
|
SUnitMap[N].push_back(NewSU);
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(N->getTargetOpcode());
|
2008-02-16 00:25:40 +00:00
|
|
|
for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
|
2008-01-07 06:47:00 +00:00
|
|
|
if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
|
2007-10-05 01:39:18 +00:00
|
|
|
NewSU->isTwoAddress = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2008-01-07 06:47:00 +00:00
|
|
|
if (TID.isCommutable())
|
2007-10-05 01:39:18 +00:00
|
|
|
NewSU->isCommutable = true;
|
|
|
|
// FIXME: Calculate height / depth and propagate the changes?
|
2007-12-18 08:42:10 +00:00
|
|
|
NewSU->Depth = SU->Depth;
|
|
|
|
NewSU->Height = SU->Height;
|
2007-10-05 01:39:18 +00:00
|
|
|
ComputeLatency(NewSU);
|
|
|
|
|
2007-12-18 08:42:10 +00:00
|
|
|
// LoadNode may already exist. This can happen when there is another
|
|
|
|
// load from the same location and producing the same type of value
|
|
|
|
// but it has different alignment or volatileness.
|
|
|
|
bool isNewLoad = true;
|
|
|
|
SUnit *LoadSU;
|
|
|
|
DenseMap<SDNode*, std::vector<SUnit*> >::iterator SMI =
|
|
|
|
SUnitMap.find(LoadNode);
|
|
|
|
if (SMI != SUnitMap.end()) {
|
|
|
|
LoadSU = SMI->second.front();
|
|
|
|
isNewLoad = false;
|
|
|
|
} else {
|
|
|
|
LoadSU = NewSUnit(LoadNode);
|
|
|
|
SUnitMap[LoadNode].push_back(LoadSU);
|
|
|
|
|
|
|
|
LoadSU->Depth = SU->Depth;
|
|
|
|
LoadSU->Height = SU->Height;
|
|
|
|
ComputeLatency(LoadSU);
|
|
|
|
}
|
|
|
|
|
2007-10-05 01:39:18 +00:00
|
|
|
SUnit *ChainPred = NULL;
|
|
|
|
SmallVector<SDep, 4> ChainSuccs;
|
|
|
|
SmallVector<SDep, 4> LoadPreds;
|
|
|
|
SmallVector<SDep, 4> NodePreds;
|
|
|
|
SmallVector<SDep, 4> NodeSuccs;
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isCtrl)
|
|
|
|
ChainPred = I->Dep;
|
2008-03-04 00:41:45 +00:00
|
|
|
else if (I->Dep->Node && I->Dep->Node->isOperandOf(LoadNode))
|
2007-10-05 01:39:18 +00:00
|
|
|
LoadPreds.push_back(SDep(I->Dep, I->Reg, I->Cost, false, false));
|
|
|
|
else
|
|
|
|
NodePreds.push_back(SDep(I->Dep, I->Reg, I->Cost, false, false));
|
|
|
|
}
|
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isCtrl)
|
|
|
|
ChainSuccs.push_back(SDep(I->Dep, I->Reg, I->Cost,
|
|
|
|
I->isCtrl, I->isSpecial));
|
|
|
|
else
|
|
|
|
NodeSuccs.push_back(SDep(I->Dep, I->Reg, I->Cost,
|
|
|
|
I->isCtrl, I->isSpecial));
|
|
|
|
}
|
2007-09-26 21:36:17 +00:00
|
|
|
|
2007-10-05 01:39:18 +00:00
|
|
|
SU->removePred(ChainPred, true, false);
|
2007-12-18 08:42:10 +00:00
|
|
|
if (isNewLoad)
|
|
|
|
LoadSU->addPred(ChainPred, true, false);
|
2007-10-05 01:39:18 +00:00
|
|
|
for (unsigned i = 0, e = LoadPreds.size(); i != e; ++i) {
|
|
|
|
SDep *Pred = &LoadPreds[i];
|
|
|
|
SU->removePred(Pred->Dep, Pred->isCtrl, Pred->isSpecial);
|
2007-12-18 08:42:10 +00:00
|
|
|
if (isNewLoad)
|
|
|
|
LoadSU->addPred(Pred->Dep, Pred->isCtrl, Pred->isSpecial,
|
|
|
|
Pred->Reg, Pred->Cost);
|
2007-10-05 01:39:18 +00:00
|
|
|
}
|
|
|
|
for (unsigned i = 0, e = NodePreds.size(); i != e; ++i) {
|
|
|
|
SDep *Pred = &NodePreds[i];
|
|
|
|
SU->removePred(Pred->Dep, Pred->isCtrl, Pred->isSpecial);
|
|
|
|
NewSU->addPred(Pred->Dep, Pred->isCtrl, Pred->isSpecial,
|
|
|
|
Pred->Reg, Pred->Cost);
|
|
|
|
}
|
|
|
|
for (unsigned i = 0, e = NodeSuccs.size(); i != e; ++i) {
|
|
|
|
SDep *Succ = &NodeSuccs[i];
|
|
|
|
Succ->Dep->removePred(SU, Succ->isCtrl, Succ->isSpecial);
|
|
|
|
Succ->Dep->addPred(NewSU, Succ->isCtrl, Succ->isSpecial,
|
|
|
|
Succ->Reg, Succ->Cost);
|
|
|
|
}
|
|
|
|
for (unsigned i = 0, e = ChainSuccs.size(); i != e; ++i) {
|
|
|
|
SDep *Succ = &ChainSuccs[i];
|
|
|
|
Succ->Dep->removePred(SU, Succ->isCtrl, Succ->isSpecial);
|
2007-12-18 08:42:10 +00:00
|
|
|
if (isNewLoad)
|
|
|
|
Succ->Dep->addPred(LoadSU, Succ->isCtrl, Succ->isSpecial,
|
|
|
|
Succ->Reg, Succ->Cost);
|
2007-10-05 01:39:18 +00:00
|
|
|
}
|
2007-12-18 08:42:10 +00:00
|
|
|
if (isNewLoad)
|
|
|
|
NewSU->addPred(LoadSU, false, false);
|
2007-10-05 01:39:18 +00:00
|
|
|
|
2007-12-18 08:42:10 +00:00
|
|
|
if (isNewLoad)
|
|
|
|
AvailableQueue->addNode(LoadSU);
|
2007-10-05 01:39:18 +00:00
|
|
|
AvailableQueue->addNode(NewSU);
|
|
|
|
|
|
|
|
++NumUnfolds;
|
|
|
|
|
|
|
|
if (NewSU->NumSuccsLeft == 0) {
|
|
|
|
NewSU->isAvailable = true;
|
|
|
|
return NewSU;
|
2007-12-18 08:42:10 +00:00
|
|
|
}
|
|
|
|
SU = NewSU;
|
2007-10-05 01:39:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
DOUT << "Duplicating SU # " << SU->NodeNum << "\n";
|
|
|
|
NewSU = Clone(SU);
|
2007-09-25 01:54:36 +00:00
|
|
|
|
|
|
|
// New SUnit has the exact same predecessors.
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I)
|
|
|
|
if (!I->isSpecial) {
|
|
|
|
NewSU->addPred(I->Dep, I->isCtrl, false, I->Reg, I->Cost);
|
|
|
|
NewSU->Depth = std::max(NewSU->Depth, I->Dep->Depth+1);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Only copy scheduled successors. Cut them from old node's successor
|
|
|
|
// list and move them over.
|
2007-09-27 07:29:27 +00:00
|
|
|
SmallVector<std::pair<SUnit*, bool>, 4> DelDeps;
|
2007-09-25 01:54:36 +00:00
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isSpecial)
|
|
|
|
continue;
|
|
|
|
if (I->Dep->isScheduled) {
|
2007-09-27 07:29:27 +00:00
|
|
|
NewSU->Height = std::max(NewSU->Height, I->Dep->Height+1);
|
2007-09-25 01:54:36 +00:00
|
|
|
I->Dep->addPred(NewSU, I->isCtrl, false, I->Reg, I->Cost);
|
2007-09-27 07:29:27 +00:00
|
|
|
DelDeps.push_back(std::make_pair(I->Dep, I->isCtrl));
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
for (unsigned i = 0, e = DelDeps.size(); i != e; ++i) {
|
2007-09-27 07:29:27 +00:00
|
|
|
SUnit *Succ = DelDeps[i].first;
|
|
|
|
bool isCtrl = DelDeps[i].second;
|
2007-09-25 01:54:36 +00:00
|
|
|
Succ->removePred(SU, isCtrl, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
AvailableQueue->updateNode(SU);
|
|
|
|
AvailableQueue->addNode(NewSU);
|
|
|
|
|
2007-09-27 07:09:03 +00:00
|
|
|
++NumDups;
|
2007-09-25 01:54:36 +00:00
|
|
|
return NewSU;
|
|
|
|
}
|
|
|
|
|
2007-09-27 07:09:03 +00:00
|
|
|
/// InsertCCCopiesAndMoveSuccs - Insert expensive cross register class copies
|
|
|
|
/// and move all scheduled successors of the given SUnit to the last copy.
|
|
|
|
void ScheduleDAGRRList::InsertCCCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
|
|
|
|
const TargetRegisterClass *DestRC,
|
|
|
|
const TargetRegisterClass *SrcRC,
|
|
|
|
SmallVector<SUnit*, 2> &Copies) {
|
2007-09-26 21:36:17 +00:00
|
|
|
SUnit *CopyFromSU = NewSUnit(NULL);
|
|
|
|
CopyFromSU->CopySrcRC = SrcRC;
|
|
|
|
CopyFromSU->CopyDstRC = DestRC;
|
|
|
|
CopyFromSU->Depth = SU->Depth;
|
|
|
|
CopyFromSU->Height = SU->Height;
|
|
|
|
|
|
|
|
SUnit *CopyToSU = NewSUnit(NULL);
|
|
|
|
CopyToSU->CopySrcRC = DestRC;
|
|
|
|
CopyToSU->CopyDstRC = SrcRC;
|
|
|
|
|
|
|
|
// Only copy scheduled successors. Cut them from old node's successor
|
|
|
|
// list and move them over.
|
2007-09-27 07:29:27 +00:00
|
|
|
SmallVector<std::pair<SUnit*, bool>, 4> DelDeps;
|
2007-09-26 21:36:17 +00:00
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isSpecial)
|
|
|
|
continue;
|
|
|
|
if (I->Dep->isScheduled) {
|
2007-09-27 07:29:27 +00:00
|
|
|
CopyToSU->Height = std::max(CopyToSU->Height, I->Dep->Height+1);
|
2007-09-26 21:36:17 +00:00
|
|
|
I->Dep->addPred(CopyToSU, I->isCtrl, false, I->Reg, I->Cost);
|
2007-09-27 07:29:27 +00:00
|
|
|
DelDeps.push_back(std::make_pair(I->Dep, I->isCtrl));
|
2007-09-26 21:36:17 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
for (unsigned i = 0, e = DelDeps.size(); i != e; ++i) {
|
2007-09-27 07:29:27 +00:00
|
|
|
SUnit *Succ = DelDeps[i].first;
|
|
|
|
bool isCtrl = DelDeps[i].second;
|
2007-09-26 21:36:17 +00:00
|
|
|
Succ->removePred(SU, isCtrl, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
CopyFromSU->addPred(SU, false, false, Reg, -1);
|
|
|
|
CopyToSU->addPred(CopyFromSU, false, false, Reg, 1);
|
|
|
|
|
|
|
|
AvailableQueue->updateNode(SU);
|
|
|
|
AvailableQueue->addNode(CopyFromSU);
|
|
|
|
AvailableQueue->addNode(CopyToSU);
|
2007-09-27 07:09:03 +00:00
|
|
|
Copies.push_back(CopyFromSU);
|
|
|
|
Copies.push_back(CopyToSU);
|
2007-09-26 21:36:17 +00:00
|
|
|
|
2007-09-27 07:09:03 +00:00
|
|
|
++NumCCCopies;
|
2007-09-26 21:36:17 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// getPhysicalRegisterVT - Returns the ValueType of the physical register
|
|
|
|
/// definition of the specified node.
|
|
|
|
/// FIXME: Move to SelectionDAG?
|
|
|
|
static MVT::ValueType getPhysicalRegisterVT(SDNode *N, unsigned Reg,
|
|
|
|
const TargetInstrInfo *TII) {
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(N->getTargetOpcode());
|
2007-09-26 21:36:17 +00:00
|
|
|
assert(TID.ImplicitDefs && "Physical reg def must be in implicit def list!");
|
2008-01-07 03:13:06 +00:00
|
|
|
unsigned NumRes = TID.getNumDefs();
|
|
|
|
for (const unsigned *ImpDef = TID.getImplicitDefs(); *ImpDef; ++ImpDef) {
|
2007-09-26 21:36:17 +00:00
|
|
|
if (Reg == *ImpDef)
|
|
|
|
break;
|
|
|
|
++NumRes;
|
|
|
|
}
|
|
|
|
return N->getValueType(NumRes);
|
|
|
|
}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
|
|
|
|
/// scheduling of the given node to satisfy live physical register dependencies.
|
|
|
|
/// If the specific node is the last one that's available to schedule, do
|
|
|
|
/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
|
2007-09-27 07:09:03 +00:00
|
|
|
bool ScheduleDAGRRList::DelayForLiveRegsBottomUp(SUnit *SU,
|
|
|
|
SmallVector<unsigned, 4> &LRegs){
|
2007-09-25 01:54:36 +00:00
|
|
|
if (LiveRegs.empty())
|
|
|
|
return false;
|
|
|
|
|
2007-09-27 18:46:06 +00:00
|
|
|
SmallSet<unsigned, 4> RegAdded;
|
2007-09-25 01:54:36 +00:00
|
|
|
// If this node would clobber any "live" register, then it's not ready.
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->Cost < 0) {
|
|
|
|
unsigned Reg = I->Reg;
|
2007-09-27 18:46:06 +00:00
|
|
|
if (LiveRegs.count(Reg) && LiveRegDefs[Reg] != I->Dep) {
|
|
|
|
if (RegAdded.insert(Reg))
|
|
|
|
LRegs.push_back(Reg);
|
|
|
|
}
|
2008-02-10 18:45:23 +00:00
|
|
|
for (const unsigned *Alias = TRI->getAliasSet(Reg);
|
2007-09-25 01:54:36 +00:00
|
|
|
*Alias; ++Alias)
|
2007-09-27 18:46:06 +00:00
|
|
|
if (LiveRegs.count(*Alias) && LiveRegDefs[*Alias] != I->Dep) {
|
|
|
|
if (RegAdded.insert(*Alias))
|
|
|
|
LRegs.push_back(*Alias);
|
|
|
|
}
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = SU->FlaggedNodes.size()+1; i != e; ++i) {
|
|
|
|
SDNode *Node = (i == 0) ? SU->Node : SU->FlaggedNodes[i-1];
|
2007-09-26 21:36:17 +00:00
|
|
|
if (!Node || !Node->isTargetOpcode())
|
2007-09-25 01:54:36 +00:00
|
|
|
continue;
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(Node->getTargetOpcode());
|
2007-09-25 01:54:36 +00:00
|
|
|
if (!TID.ImplicitDefs)
|
|
|
|
continue;
|
|
|
|
for (const unsigned *Reg = TID.ImplicitDefs; *Reg; ++Reg) {
|
2007-09-27 18:46:06 +00:00
|
|
|
if (LiveRegs.count(*Reg) && LiveRegDefs[*Reg] != SU) {
|
|
|
|
if (RegAdded.insert(*Reg))
|
|
|
|
LRegs.push_back(*Reg);
|
|
|
|
}
|
2008-02-10 18:45:23 +00:00
|
|
|
for (const unsigned *Alias = TRI->getAliasSet(*Reg);
|
2007-09-25 01:54:36 +00:00
|
|
|
*Alias; ++Alias)
|
2007-09-27 18:46:06 +00:00
|
|
|
if (LiveRegs.count(*Alias) && LiveRegDefs[*Alias] != SU) {
|
|
|
|
if (RegAdded.insert(*Alias))
|
|
|
|
LRegs.push_back(*Alias);
|
|
|
|
}
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return !LRegs.empty();
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
2007-09-27 07:09:03 +00:00
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
|
|
|
|
/// schedulers.
|
|
|
|
void ScheduleDAGRRList::ListScheduleBottomUp() {
|
|
|
|
unsigned CurCycle = 0;
|
|
|
|
// Add root to Available queue.
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *RootSU = SUnitMap[DAG.getRoot().Val].front();
|
|
|
|
RootSU->isAvailable = true;
|
|
|
|
AvailableQueue->push(RootSU);
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
// While Available queue is not empty, grab the node with the highest
|
2007-08-20 19:28:38 +00:00
|
|
|
// priority. If it is not ready put it back. Schedule the node.
|
2007-09-25 01:54:36 +00:00
|
|
|
SmallVector<SUnit*, 4> NotReady;
|
2006-05-11 23:55:42 +00:00
|
|
|
while (!AvailableQueue->empty()) {
|
2007-09-27 07:09:03 +00:00
|
|
|
bool Delayed = false;
|
|
|
|
DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMap;
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *CurSU = AvailableQueue->pop();
|
|
|
|
while (CurSU) {
|
2007-09-27 07:09:03 +00:00
|
|
|
if (CurSU->CycleBound <= CurCycle) {
|
|
|
|
SmallVector<unsigned, 4> LRegs;
|
|
|
|
if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
|
2007-09-25 01:54:36 +00:00
|
|
|
break;
|
2007-09-27 07:09:03 +00:00
|
|
|
Delayed = true;
|
|
|
|
LRegsMap.insert(std::make_pair(CurSU, LRegs));
|
2007-09-25 01:54:36 +00:00
|
|
|
}
|
2007-09-27 07:09:03 +00:00
|
|
|
|
|
|
|
CurSU->isPending = true; // This SU is not in AvailableQueue right now.
|
|
|
|
NotReady.push_back(CurSU);
|
2007-09-25 01:54:36 +00:00
|
|
|
CurSU = AvailableQueue->pop();
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
2007-09-27 07:09:03 +00:00
|
|
|
|
|
|
|
// All candidates are delayed due to live physical reg dependencies.
|
|
|
|
// Try backtracking, code duplication, or inserting cross class copies
|
|
|
|
// to resolve it.
|
|
|
|
if (Delayed && !CurSU) {
|
|
|
|
for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
|
|
|
|
SUnit *TrySU = NotReady[i];
|
|
|
|
SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
|
|
|
|
|
|
|
|
// Try unscheduling up to the point where it's safe to schedule
|
|
|
|
// this node.
|
|
|
|
unsigned LiveCycle = CurCycle;
|
|
|
|
for (unsigned j = 0, ee = LRegs.size(); j != ee; ++j) {
|
|
|
|
unsigned Reg = LRegs[j];
|
|
|
|
unsigned LCycle = LiveRegCycles[Reg];
|
|
|
|
LiveCycle = std::min(LiveCycle, LCycle);
|
|
|
|
}
|
|
|
|
SUnit *OldSU = Sequence[LiveCycle];
|
|
|
|
if (!WillCreateCycle(TrySU, OldSU)) {
|
|
|
|
BacktrackBottomUp(TrySU, LiveCycle, CurCycle);
|
|
|
|
// Force the current node to be scheduled before the node that
|
|
|
|
// requires the physical reg dep.
|
|
|
|
if (OldSU->isAvailable) {
|
|
|
|
OldSU->isAvailable = false;
|
|
|
|
AvailableQueue->remove(OldSU);
|
|
|
|
}
|
|
|
|
TrySU->addPred(OldSU, true, true);
|
|
|
|
// If one or more successors has been unscheduled, then the current
|
|
|
|
// node is no longer avaialable. Schedule a successor that's now
|
|
|
|
// available instead.
|
|
|
|
if (!TrySU->isAvailable)
|
|
|
|
CurSU = AvailableQueue->pop();
|
|
|
|
else {
|
|
|
|
CurSU = TrySU;
|
|
|
|
TrySU->isPending = false;
|
|
|
|
NotReady.erase(NotReady.begin()+i);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!CurSU) {
|
|
|
|
// Can't backtrace. Try duplicating the nodes that produces these
|
|
|
|
// "expensive to copy" values to break the dependency. In case even
|
|
|
|
// that doesn't work, insert cross class copies.
|
|
|
|
SUnit *TrySU = NotReady[0];
|
|
|
|
SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
|
|
|
|
assert(LRegs.size() == 1 && "Can't handle this yet!");
|
|
|
|
unsigned Reg = LRegs[0];
|
|
|
|
SUnit *LRDef = LiveRegDefs[Reg];
|
2007-10-05 01:39:18 +00:00
|
|
|
SUnit *NewDef = CopyAndMoveSuccessors(LRDef);
|
|
|
|
if (!NewDef) {
|
2007-09-27 07:09:03 +00:00
|
|
|
// Issue expensive cross register class copies.
|
|
|
|
MVT::ValueType VT = getPhysicalRegisterVT(LRDef->Node, Reg, TII);
|
|
|
|
const TargetRegisterClass *RC =
|
2008-02-10 18:45:23 +00:00
|
|
|
TRI->getPhysicalRegisterRegClass(VT, Reg);
|
|
|
|
const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
|
2007-09-27 07:09:03 +00:00
|
|
|
if (!DestRC) {
|
|
|
|
assert(false && "Don't know how to copy this physical register!");
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
SmallVector<SUnit*, 2> Copies;
|
|
|
|
InsertCCCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
|
|
|
|
DOUT << "Adding an edge from SU # " << TrySU->NodeNum
|
|
|
|
<< " to SU #" << Copies.front()->NodeNum << "\n";
|
|
|
|
TrySU->addPred(Copies.front(), true, true);
|
|
|
|
NewDef = Copies.back();
|
|
|
|
}
|
|
|
|
|
|
|
|
DOUT << "Adding an edge from SU # " << NewDef->NodeNum
|
|
|
|
<< " to SU #" << TrySU->NodeNum << "\n";
|
|
|
|
LiveRegDefs[Reg] = NewDef;
|
|
|
|
NewDef->addPred(TrySU, true, true);
|
|
|
|
TrySU->isAvailable = false;
|
|
|
|
CurSU = NewDef;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!CurSU) {
|
|
|
|
assert(false && "Unable to resolve live physical register dependencies!");
|
|
|
|
abort();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// Add the nodes that aren't ready back onto the available list.
|
2007-09-25 01:54:36 +00:00
|
|
|
for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
|
|
|
|
NotReady[i]->isPending = false;
|
2007-09-27 07:09:03 +00:00
|
|
|
// May no longer be available due to backtracking.
|
2007-09-25 01:54:36 +00:00
|
|
|
if (NotReady[i]->isAvailable)
|
|
|
|
AvailableQueue->push(NotReady[i]);
|
|
|
|
}
|
2006-05-11 23:55:42 +00:00
|
|
|
NotReady.clear();
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
if (!CurSU)
|
|
|
|
Sequence.push_back(0);
|
|
|
|
else {
|
|
|
|
ScheduleNodeBottomUp(CurSU, CurCycle);
|
|
|
|
Sequence.push_back(CurSU);
|
|
|
|
}
|
|
|
|
++CurCycle;
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Add entry node last
|
|
|
|
if (DAG.getEntryNode().Val != DAG.getRoot().Val) {
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *Entry = SUnitMap[DAG.getEntryNode().Val].front();
|
2006-05-11 23:55:42 +00:00
|
|
|
Sequence.push_back(Entry);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Reverse the order if it is bottom up.
|
|
|
|
std::reverse(Sequence.begin(), Sequence.end());
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef NDEBUG
|
|
|
|
// Verify that all SUnits were scheduled.
|
|
|
|
bool AnyNotSched = false;
|
|
|
|
for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
|
2007-09-28 19:24:24 +00:00
|
|
|
if (SUnits[i].NumSuccsLeft != 0) {
|
2006-05-11 23:55:42 +00:00
|
|
|
if (!AnyNotSched)
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "*** List scheduling failed! ***\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
SUnits[i].dump(&DAG);
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "has not been scheduled!\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
AnyNotSched = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
assert(!AnyNotSched);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Top-Down Scheduling
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
|
2007-08-20 19:28:38 +00:00
|
|
|
/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
|
2006-05-11 23:55:42 +00:00
|
|
|
void ScheduleDAGRRList::ReleaseSucc(SUnit *SuccSU, bool isChain,
|
|
|
|
unsigned CurCycle) {
|
|
|
|
// FIXME: the distance between two nodes is not always == the predecessor's
|
|
|
|
// latency. For example, the reader can very well read the register written
|
|
|
|
// by the predecessor later than the issue cycle. It also depends on the
|
|
|
|
// interrupt model (drain vs. freeze).
|
|
|
|
SuccSU->CycleBound = std::max(SuccSU->CycleBound, CurCycle + SuccSU->Latency);
|
|
|
|
|
2007-09-28 19:24:24 +00:00
|
|
|
--SuccSU->NumPredsLeft;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
#ifndef NDEBUG
|
2007-09-28 19:24:24 +00:00
|
|
|
if (SuccSU->NumPredsLeft < 0) {
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "*** List scheduling failed! ***\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
SuccSU->dump(&DAG);
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << " has been released too many times!\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
assert(0);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2007-09-28 19:24:24 +00:00
|
|
|
if (SuccSU->NumPredsLeft == 0) {
|
2006-05-11 23:55:42 +00:00
|
|
|
SuccSU->isAvailable = true;
|
|
|
|
AvailableQueue->push(SuccSU);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
|
|
|
|
/// count of its successors. If a successor pending count is zero, add it to
|
|
|
|
/// the Available queue.
|
2006-05-30 18:05:39 +00:00
|
|
|
void ScheduleDAGRRList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
|
2006-12-07 20:04:42 +00:00
|
|
|
DOUT << "*** Scheduling [" << CurCycle << "]: ";
|
2006-05-11 23:55:42 +00:00
|
|
|
DEBUG(SU->dump(&DAG));
|
|
|
|
SU->Cycle = CurCycle;
|
|
|
|
|
|
|
|
AvailableQueue->ScheduledNode(SU);
|
|
|
|
|
|
|
|
// Top down: release successors
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I)
|
2007-09-19 01:38:40 +00:00
|
|
|
ReleaseSucc(I->Dep, I->isCtrl, CurCycle);
|
2006-05-11 23:55:42 +00:00
|
|
|
SU->isScheduled = true;
|
|
|
|
}
|
|
|
|
|
2007-08-20 19:28:38 +00:00
|
|
|
/// ListScheduleTopDown - The main loop of list scheduling for top-down
|
|
|
|
/// schedulers.
|
2006-05-11 23:55:42 +00:00
|
|
|
void ScheduleDAGRRList::ListScheduleTopDown() {
|
|
|
|
unsigned CurCycle = 0;
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *Entry = SUnitMap[DAG.getEntryNode().Val].front();
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
// All leaves to Available queue.
|
|
|
|
for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
|
|
|
|
// It is available if it has no predecessors.
|
2008-01-29 13:02:09 +00:00
|
|
|
if (SUnits[i].Preds.empty() && &SUnits[i] != Entry) {
|
2006-05-11 23:55:42 +00:00
|
|
|
AvailableQueue->push(&SUnits[i]);
|
|
|
|
SUnits[i].isAvailable = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Emit the entry node first.
|
|
|
|
ScheduleNodeTopDown(Entry, CurCycle);
|
2007-09-25 01:54:36 +00:00
|
|
|
Sequence.push_back(Entry);
|
|
|
|
++CurCycle;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
// While Available queue is not empty, grab the node with the highest
|
2007-08-20 19:28:38 +00:00
|
|
|
// priority. If it is not ready put it back. Schedule the node.
|
2006-05-11 23:55:42 +00:00
|
|
|
std::vector<SUnit*> NotReady;
|
|
|
|
while (!AvailableQueue->empty()) {
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *CurSU = AvailableQueue->pop();
|
|
|
|
while (CurSU && CurSU->CycleBound > CurCycle) {
|
|
|
|
NotReady.push_back(CurSU);
|
|
|
|
CurSU = AvailableQueue->pop();
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Add the nodes that aren't ready back onto the available list.
|
|
|
|
AvailableQueue->push_all(NotReady);
|
|
|
|
NotReady.clear();
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
if (!CurSU)
|
|
|
|
Sequence.push_back(0);
|
|
|
|
else {
|
|
|
|
ScheduleNodeTopDown(CurSU, CurCycle);
|
|
|
|
Sequence.push_back(CurSU);
|
|
|
|
}
|
2006-05-30 18:05:39 +00:00
|
|
|
CurCycle++;
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef NDEBUG
|
|
|
|
// Verify that all SUnits were scheduled.
|
|
|
|
bool AnyNotSched = false;
|
|
|
|
for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
|
|
|
|
if (!SUnits[i].isScheduled) {
|
|
|
|
if (!AnyNotSched)
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "*** List scheduling failed! ***\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
SUnits[i].dump(&DAG);
|
2006-12-07 20:04:42 +00:00
|
|
|
cerr << "has not been scheduled!\n";
|
2006-05-11 23:55:42 +00:00
|
|
|
AnyNotSched = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
assert(!AnyNotSched);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// RegReductionPriorityQueue Implementation
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
|
|
|
|
// to reduce register pressure.
|
|
|
|
//
|
|
|
|
namespace {
|
|
|
|
template<class SF>
|
|
|
|
class RegReductionPriorityQueue;
|
|
|
|
|
|
|
|
/// Sorting functions for the Available queue.
|
|
|
|
struct bu_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
|
|
|
|
RegReductionPriorityQueue<bu_ls_rr_sort> *SPQ;
|
|
|
|
bu_ls_rr_sort(RegReductionPriorityQueue<bu_ls_rr_sort> *spq) : SPQ(spq) {}
|
|
|
|
bu_ls_rr_sort(const bu_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
|
|
|
|
|
|
|
|
bool operator()(const SUnit* left, const SUnit* right) const;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct td_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
|
|
|
|
RegReductionPriorityQueue<td_ls_rr_sort> *SPQ;
|
|
|
|
td_ls_rr_sort(RegReductionPriorityQueue<td_ls_rr_sort> *spq) : SPQ(spq) {}
|
|
|
|
td_ls_rr_sort(const td_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
|
|
|
|
|
|
|
|
bool operator()(const SUnit* left, const SUnit* right) const;
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
2007-01-08 23:50:38 +00:00
|
|
|
static inline bool isCopyFromLiveIn(const SUnit *SU) {
|
|
|
|
SDNode *N = SU->Node;
|
2007-09-26 21:36:17 +00:00
|
|
|
return N && N->getOpcode() == ISD::CopyFromReg &&
|
2007-01-08 23:50:38 +00:00
|
|
|
N->getOperand(N->getNumOperands()-1).getValueType() != MVT::Flag;
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
namespace {
|
|
|
|
template<class SF>
|
2006-06-28 23:17:24 +00:00
|
|
|
class VISIBILITY_HIDDEN RegReductionPriorityQueue
|
|
|
|
: public SchedulingPriorityQueue {
|
2006-05-11 23:55:42 +00:00
|
|
|
std::priority_queue<SUnit*, std::vector<SUnit*>, SF> Queue;
|
|
|
|
|
|
|
|
public:
|
|
|
|
RegReductionPriorityQueue() :
|
|
|
|
Queue(SF(this)) {}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
virtual void initNodes(DenseMap<SDNode*, std::vector<SUnit*> > &sumap,
|
2006-11-04 09:44:31 +00:00
|
|
|
std::vector<SUnit> &sunits) {}
|
2007-09-25 01:54:36 +00:00
|
|
|
|
|
|
|
virtual void addNode(const SUnit *SU) {}
|
|
|
|
|
|
|
|
virtual void updateNode(const SUnit *SU) {}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
virtual void releaseState() {}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
virtual unsigned getNodePriority(const SUnit *SU) const {
|
2006-05-11 23:55:42 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
unsigned size() const { return Queue.size(); }
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
bool empty() const { return Queue.empty(); }
|
|
|
|
|
|
|
|
void push(SUnit *U) {
|
|
|
|
Queue.push(U);
|
|
|
|
}
|
|
|
|
void push_all(const std::vector<SUnit *> &Nodes) {
|
|
|
|
for (unsigned i = 0, e = Nodes.size(); i != e; ++i)
|
|
|
|
Queue.push(Nodes[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
SUnit *pop() {
|
2006-05-30 18:05:39 +00:00
|
|
|
if (empty()) return NULL;
|
2006-05-11 23:55:42 +00:00
|
|
|
SUnit *V = Queue.top();
|
|
|
|
Queue.pop();
|
|
|
|
return V;
|
|
|
|
}
|
2006-11-04 09:44:31 +00:00
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
/// remove - This is a really inefficient way to remove a node from a
|
|
|
|
/// priority queue. We should roll our own heap to make this better or
|
|
|
|
/// something.
|
|
|
|
void remove(SUnit *SU) {
|
|
|
|
std::vector<SUnit*> Temp;
|
|
|
|
|
|
|
|
assert(!Queue.empty() && "Not in queue!");
|
|
|
|
while (Queue.top() != SU) {
|
|
|
|
Temp.push_back(Queue.top());
|
|
|
|
Queue.pop();
|
|
|
|
assert(!Queue.empty() && "Not in queue!");
|
|
|
|
}
|
|
|
|
|
|
|
|
// Remove the node from the PQ.
|
|
|
|
Queue.pop();
|
|
|
|
|
|
|
|
// Add all the other nodes back.
|
|
|
|
for (unsigned i = 0, e = Temp.size(); i != e; ++i)
|
|
|
|
Queue.push(Temp[i]);
|
2006-11-04 09:44:31 +00:00
|
|
|
}
|
2006-05-11 23:55:42 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
template<class SF>
|
2006-06-28 23:17:24 +00:00
|
|
|
class VISIBILITY_HIDDEN BURegReductionPriorityQueue
|
|
|
|
: public RegReductionPriorityQueue<SF> {
|
2007-09-25 01:54:36 +00:00
|
|
|
// SUnitMap SDNode to SUnit mapping (n -> n).
|
|
|
|
DenseMap<SDNode*, std::vector<SUnit*> > *SUnitMap;
|
2006-11-04 09:44:31 +00:00
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// SUnits - The SUnits for the current graph.
|
|
|
|
const std::vector<SUnit> *SUnits;
|
|
|
|
|
|
|
|
// SethiUllmanNumbers - The SethiUllman number for each node.
|
2007-01-08 23:50:38 +00:00
|
|
|
std::vector<unsigned> SethiUllmanNumbers;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
2006-11-04 09:44:31 +00:00
|
|
|
const TargetInstrInfo *TII;
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *TRI;
|
2006-05-11 23:55:42 +00:00
|
|
|
public:
|
2007-12-20 09:25:31 +00:00
|
|
|
explicit BURegReductionPriorityQueue(const TargetInstrInfo *tii,
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *tri)
|
|
|
|
: TII(tii), TRI(tri) {}
|
2006-05-11 23:55:42 +00:00
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
void initNodes(DenseMap<SDNode*, std::vector<SUnit*> > &sumap,
|
2006-11-04 09:44:31 +00:00
|
|
|
std::vector<SUnit> &sunits) {
|
|
|
|
SUnitMap = &sumap;
|
2006-05-11 23:55:42 +00:00
|
|
|
SUnits = &sunits;
|
|
|
|
// Add pseudo dependency edges for two-address nodes.
|
2006-05-12 01:58:24 +00:00
|
|
|
AddPseudoTwoAddrDeps();
|
2006-05-11 23:55:42 +00:00
|
|
|
// Calculate node priorities.
|
2007-01-08 23:55:53 +00:00
|
|
|
CalculateSethiUllmanNumbers();
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
void addNode(const SUnit *SU) {
|
|
|
|
SethiUllmanNumbers.resize(SUnits->size(), 0);
|
|
|
|
CalcNodeSethiUllmanNumber(SU);
|
|
|
|
}
|
|
|
|
|
|
|
|
void updateNode(const SUnit *SU) {
|
|
|
|
SethiUllmanNumbers[SU->NodeNum] = 0;
|
|
|
|
CalcNodeSethiUllmanNumber(SU);
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
void releaseState() {
|
|
|
|
SUnits = 0;
|
|
|
|
SethiUllmanNumbers.clear();
|
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned getNodePriority(const SUnit *SU) const {
|
2007-01-08 23:50:38 +00:00
|
|
|
assert(SU->NodeNum < SethiUllmanNumbers.size());
|
2007-09-26 21:36:17 +00:00
|
|
|
unsigned Opc = SU->Node ? SU->Node->getOpcode() : 0;
|
2007-01-08 23:50:38 +00:00
|
|
|
if (Opc == ISD::CopyFromReg && !isCopyFromLiveIn(SU))
|
|
|
|
// CopyFromReg should be close to its def because it restricts
|
|
|
|
// allocation choices. But if it is a livein then perhaps we want it
|
|
|
|
// closer to its uses so it can be coalesced.
|
|
|
|
return 0xffff;
|
|
|
|
else if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
|
|
|
|
// CopyToReg should be close to its uses to facilitate coalescing and
|
|
|
|
// avoid spilling.
|
|
|
|
return 0;
|
2007-10-12 08:50:34 +00:00
|
|
|
else if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
|
|
|
|
Opc == TargetInstrInfo::INSERT_SUBREG)
|
|
|
|
// EXTRACT_SUBREG / INSERT_SUBREG should be close to its use to
|
|
|
|
// facilitate coalescing.
|
|
|
|
return 0;
|
2007-01-08 23:50:38 +00:00
|
|
|
else if (SU->NumSuccs == 0)
|
|
|
|
// If SU does not have a use, i.e. it doesn't produce a value that would
|
|
|
|
// be consumed (e.g. store), then it terminates a chain of computation.
|
|
|
|
// Give it a large SethiUllman number so it will be scheduled right
|
|
|
|
// before its predecessors that it doesn't lengthen their live ranges.
|
|
|
|
return 0xffff;
|
|
|
|
else if (SU->NumPreds == 0)
|
|
|
|
// If SU does not have a def, schedule it close to its uses because it
|
|
|
|
// does not lengthen any live ranges.
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return SethiUllmanNumbers[SU->NodeNum];
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private:
|
2008-03-01 00:39:47 +00:00
|
|
|
bool canClobber(const SUnit *SU, const SUnit *Op);
|
2006-05-11 23:55:42 +00:00
|
|
|
void AddPseudoTwoAddrDeps();
|
2007-01-08 23:55:53 +00:00
|
|
|
void CalculateSethiUllmanNumbers();
|
|
|
|
unsigned CalcNodeSethiUllmanNumber(const SUnit *SU);
|
2006-05-11 23:55:42 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
template<class SF>
|
2007-08-20 19:28:38 +00:00
|
|
|
class VISIBILITY_HIDDEN TDRegReductionPriorityQueue
|
|
|
|
: public RegReductionPriorityQueue<SF> {
|
2007-09-25 01:54:36 +00:00
|
|
|
// SUnitMap SDNode to SUnit mapping (n -> n).
|
|
|
|
DenseMap<SDNode*, std::vector<SUnit*> > *SUnitMap;
|
2006-11-04 09:44:31 +00:00
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// SUnits - The SUnits for the current graph.
|
|
|
|
const std::vector<SUnit> *SUnits;
|
|
|
|
|
|
|
|
// SethiUllmanNumbers - The SethiUllman number for each node.
|
2007-01-08 23:50:38 +00:00
|
|
|
std::vector<unsigned> SethiUllmanNumbers;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
public:
|
|
|
|
TDRegReductionPriorityQueue() {}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
void initNodes(DenseMap<SDNode*, std::vector<SUnit*> > &sumap,
|
2006-11-04 09:44:31 +00:00
|
|
|
std::vector<SUnit> &sunits) {
|
|
|
|
SUnitMap = &sumap;
|
2006-05-11 23:55:42 +00:00
|
|
|
SUnits = &sunits;
|
|
|
|
// Calculate node priorities.
|
2007-01-08 23:55:53 +00:00
|
|
|
CalculateSethiUllmanNumbers();
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
2007-09-25 01:54:36 +00:00
|
|
|
void addNode(const SUnit *SU) {
|
|
|
|
SethiUllmanNumbers.resize(SUnits->size(), 0);
|
|
|
|
CalcNodeSethiUllmanNumber(SU);
|
|
|
|
}
|
|
|
|
|
|
|
|
void updateNode(const SUnit *SU) {
|
|
|
|
SethiUllmanNumbers[SU->NodeNum] = 0;
|
|
|
|
CalcNodeSethiUllmanNumber(SU);
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
void releaseState() {
|
|
|
|
SUnits = 0;
|
|
|
|
SethiUllmanNumbers.clear();
|
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned getNodePriority(const SUnit *SU) const {
|
2007-01-08 23:50:38 +00:00
|
|
|
assert(SU->NodeNum < SethiUllmanNumbers.size());
|
|
|
|
return SethiUllmanNumbers[SU->NodeNum];
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private:
|
2007-01-08 23:55:53 +00:00
|
|
|
void CalculateSethiUllmanNumbers();
|
|
|
|
unsigned CalcNodeSethiUllmanNumber(const SUnit *SU);
|
2006-05-11 23:55:42 +00:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
2007-03-14 22:43:40 +00:00
|
|
|
/// closestSucc - Returns the scheduled cycle of the successor which is
|
|
|
|
/// closet to the current cycle.
|
2007-03-13 23:25:11 +00:00
|
|
|
static unsigned closestSucc(const SUnit *SU) {
|
|
|
|
unsigned MaxCycle = 0;
|
|
|
|
for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
2007-03-14 22:43:40 +00:00
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
unsigned Cycle = I->Dep->Cycle;
|
2007-03-14 22:43:40 +00:00
|
|
|
// If there are bunch of CopyToRegs stacked up, they should be considered
|
|
|
|
// to be at the same position.
|
2007-09-26 21:36:17 +00:00
|
|
|
if (I->Dep->Node && I->Dep->Node->getOpcode() == ISD::CopyToReg)
|
2007-09-19 01:38:40 +00:00
|
|
|
Cycle = closestSucc(I->Dep)+1;
|
2007-03-14 22:43:40 +00:00
|
|
|
if (Cycle > MaxCycle)
|
|
|
|
MaxCycle = Cycle;
|
|
|
|
}
|
2007-03-13 23:25:11 +00:00
|
|
|
return MaxCycle;
|
|
|
|
}
|
|
|
|
|
2007-12-20 02:22:36 +00:00
|
|
|
/// calcMaxScratches - Returns an cost estimate of the worse case requirement
|
|
|
|
/// for scratch registers. Live-in operands and live-out results don't count
|
|
|
|
/// since they are "fixed".
|
|
|
|
static unsigned calcMaxScratches(const SUnit *SU) {
|
|
|
|
unsigned Scratches = 0;
|
|
|
|
for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isCtrl) continue; // ignore chain preds
|
2008-01-09 23:01:55 +00:00
|
|
|
if (!I->Dep->Node || I->Dep->Node->getOpcode() != ISD::CopyFromReg)
|
2007-12-20 02:22:36 +00:00
|
|
|
Scratches++;
|
|
|
|
}
|
|
|
|
for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isCtrl) continue; // ignore chain succs
|
2008-01-09 23:01:55 +00:00
|
|
|
if (!I->Dep->Node || I->Dep->Node->getOpcode() != ISD::CopyToReg)
|
2007-12-20 02:22:36 +00:00
|
|
|
Scratches += 10;
|
|
|
|
}
|
|
|
|
return Scratches;
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
// Bottom up
|
|
|
|
bool bu_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
|
2007-06-29 03:42:23 +00:00
|
|
|
// There used to be a special tie breaker here that looked for
|
2007-06-29 02:48:09 +00:00
|
|
|
// two-address instructions and preferred the instruction with a
|
|
|
|
// def&use operand. The special case triggered diagnostics when
|
|
|
|
// _GLIBCXX_DEBUG was enabled because it broke the strict weak
|
|
|
|
// ordering that priority_queue requires. It didn't help much anyway
|
|
|
|
// because AddPseudoTwoAddrDeps already covers many of the cases
|
|
|
|
// where it would have applied. In addition, it's counter-intuitive
|
|
|
|
// that a tie breaker would be the first thing attempted. There's a
|
|
|
|
// "real" tie breaker below that is the operation of last resort.
|
|
|
|
// The fact that the "special tie breaker" would trigger when there
|
|
|
|
// wasn't otherwise a tie is what broke the strict weak ordering
|
|
|
|
// constraint.
|
2006-05-13 08:22:24 +00:00
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned LPriority = SPQ->getNodePriority(left);
|
|
|
|
unsigned RPriority = SPQ->getNodePriority(right);
|
2008-03-01 00:39:47 +00:00
|
|
|
if (LPriority != RPriority)
|
|
|
|
return LPriority > RPriority;
|
|
|
|
|
|
|
|
// Try schedule def + use closer when Sethi-Ullman numbers are the same.
|
|
|
|
// e.g.
|
|
|
|
// t1 = op t2, c1
|
|
|
|
// t3 = op t4, c2
|
|
|
|
//
|
|
|
|
// and the following instructions are both ready.
|
|
|
|
// t2 = op c3
|
|
|
|
// t4 = op c4
|
|
|
|
//
|
|
|
|
// Then schedule t2 = op first.
|
|
|
|
// i.e.
|
|
|
|
// t4 = op c4
|
|
|
|
// t2 = op c3
|
|
|
|
// t1 = op t2, c1
|
|
|
|
// t3 = op t4, c2
|
|
|
|
//
|
|
|
|
// This creates more short live intervals.
|
|
|
|
unsigned LDist = closestSucc(left);
|
|
|
|
unsigned RDist = closestSucc(right);
|
|
|
|
if (LDist != RDist)
|
|
|
|
return LDist < RDist;
|
|
|
|
|
|
|
|
// Intuitively, it's good to push down instructions whose results are
|
|
|
|
// liveout so their long live ranges won't conflict with other values
|
|
|
|
// which are needed inside the BB. Further prioritize liveout instructions
|
|
|
|
// by the number of operands which are calculated within the BB.
|
|
|
|
unsigned LScratch = calcMaxScratches(left);
|
|
|
|
unsigned RScratch = calcMaxScratches(right);
|
|
|
|
if (LScratch != RScratch)
|
|
|
|
return LScratch > RScratch;
|
|
|
|
|
|
|
|
if (left->Height != right->Height)
|
|
|
|
return left->Height > right->Height;
|
|
|
|
|
|
|
|
if (left->Depth != right->Depth)
|
|
|
|
return left->Depth < right->Depth;
|
|
|
|
|
|
|
|
if (left->CycleBound != right->CycleBound)
|
|
|
|
return left->CycleBound > right->CycleBound;
|
|
|
|
|
|
|
|
// FIXME: No strict ordering.
|
2006-05-11 23:55:42 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2008-03-01 00:39:47 +00:00
|
|
|
template<class SF> bool
|
|
|
|
BURegReductionPriorityQueue<SF>::canClobber(const SUnit *SU, const SUnit *Op) {
|
2006-11-04 09:44:31 +00:00
|
|
|
if (SU->isTwoAddress) {
|
|
|
|
unsigned Opc = SU->Node->getTargetOpcode();
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(Opc);
|
2008-01-07 06:47:00 +00:00
|
|
|
unsigned NumRes = TID.getNumDefs();
|
2008-02-15 20:50:13 +00:00
|
|
|
unsigned NumOps = TID.getNumOperands() - NumRes;
|
2006-11-04 09:44:31 +00:00
|
|
|
for (unsigned i = 0; i != NumOps; ++i) {
|
2008-01-07 06:47:00 +00:00
|
|
|
if (TID.getOperandConstraint(i+NumRes, TOI::TIED_TO) != -1) {
|
2006-11-04 09:44:31 +00:00
|
|
|
SDNode *DU = SU->Node->getOperand(i).Val;
|
2007-11-09 01:27:11 +00:00
|
|
|
if ((*SUnitMap).find(DU) != (*SUnitMap).end() &&
|
|
|
|
Op == (*SUnitMap)[DU][SU->InstanceNo])
|
2006-11-04 09:44:31 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-11-04 09:44:31 +00:00
|
|
|
|
2007-09-28 22:32:30 +00:00
|
|
|
/// hasCopyToRegUse - Return true if SU has a value successor that is a
|
|
|
|
/// CopyToReg node.
|
|
|
|
static bool hasCopyToRegUse(SUnit *SU) {
|
|
|
|
for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
if (I->isCtrl) continue;
|
|
|
|
SUnit *SuccSU = I->Dep;
|
|
|
|
if (SuccSU->Node && SuccSU->Node->getOpcode() == ISD::CopyToReg)
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-12-20 09:25:31 +00:00
|
|
|
/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
|
|
|
|
/// physical register def.
|
|
|
|
static bool canClobberPhysRegDefs(SUnit *SuccSU, SUnit *SU,
|
|
|
|
const TargetInstrInfo *TII,
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *TRI) {
|
2007-12-20 09:25:31 +00:00
|
|
|
SDNode *N = SuccSU->Node;
|
2008-01-07 03:13:06 +00:00
|
|
|
unsigned NumDefs = TII->get(N->getTargetOpcode()).getNumDefs();
|
|
|
|
const unsigned *ImpDefs = TII->get(N->getTargetOpcode()).getImplicitDefs();
|
2007-12-20 09:25:31 +00:00
|
|
|
if (!ImpDefs)
|
|
|
|
return false;
|
2008-01-07 03:13:06 +00:00
|
|
|
const unsigned *SUImpDefs =
|
|
|
|
TII->get(SU->Node->getTargetOpcode()).getImplicitDefs();
|
2007-12-20 09:25:31 +00:00
|
|
|
if (!SUImpDefs)
|
|
|
|
return false;
|
|
|
|
for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
|
|
|
|
MVT::ValueType VT = N->getValueType(i);
|
|
|
|
if (VT == MVT::Flag || VT == MVT::Other)
|
|
|
|
continue;
|
|
|
|
unsigned Reg = ImpDefs[i - NumDefs];
|
|
|
|
for (;*SUImpDefs; ++SUImpDefs) {
|
|
|
|
unsigned SUReg = *SUImpDefs;
|
2008-02-10 18:45:23 +00:00
|
|
|
if (TRI->regsOverlap(Reg, SUReg))
|
2007-12-20 09:25:31 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-05-11 23:55:42 +00:00
|
|
|
/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
|
|
|
|
/// it as a def&use operand. Add a pseudo control edge from it to the other
|
|
|
|
/// node (if it won't create a cycle) so the two-address one will be scheduled
|
2007-09-28 22:32:30 +00:00
|
|
|
/// first (lower in the schedule). If both nodes are two-address, favor the
|
|
|
|
/// one that has a CopyToReg use (more likely to be a loop induction update).
|
|
|
|
/// If both are two-address, but one is commutable while the other is not
|
|
|
|
/// commutable, favor the one that's not commutable.
|
2006-05-11 23:55:42 +00:00
|
|
|
template<class SF>
|
|
|
|
void BURegReductionPriorityQueue<SF>::AddPseudoTwoAddrDeps() {
|
2006-11-04 09:44:31 +00:00
|
|
|
for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
|
|
|
|
SUnit *SU = (SUnit *)&((*SUnits)[i]);
|
|
|
|
if (!SU->isTwoAddress)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
SDNode *Node = SU->Node;
|
2007-09-28 22:32:30 +00:00
|
|
|
if (!Node || !Node->isTargetOpcode() || SU->FlaggedNodes.size() > 0)
|
2006-11-04 09:44:31 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
unsigned Opc = Node->getTargetOpcode();
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = TII->get(Opc);
|
2008-01-07 06:47:00 +00:00
|
|
|
unsigned NumRes = TID.getNumDefs();
|
2008-02-15 20:50:13 +00:00
|
|
|
unsigned NumOps = TID.getNumOperands() - NumRes;
|
2006-11-04 09:44:31 +00:00
|
|
|
for (unsigned j = 0; j != NumOps; ++j) {
|
2008-01-07 06:47:00 +00:00
|
|
|
if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) != -1) {
|
2006-11-04 09:44:31 +00:00
|
|
|
SDNode *DU = SU->Node->getOperand(j).Val;
|
2007-11-09 01:27:11 +00:00
|
|
|
if ((*SUnitMap).find(DU) == (*SUnitMap).end())
|
|
|
|
continue;
|
2007-09-25 01:54:36 +00:00
|
|
|
SUnit *DUSU = (*SUnitMap)[DU][SU->InstanceNo];
|
2006-11-06 21:33:46 +00:00
|
|
|
if (!DUSU) continue;
|
2006-11-04 09:44:31 +00:00
|
|
|
for (SUnit::succ_iterator I = DUSU->Succs.begin(),E = DUSU->Succs.end();
|
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
if (I->isCtrl) continue;
|
|
|
|
SUnit *SuccSU = I->Dep;
|
2007-12-20 09:25:31 +00:00
|
|
|
if (SuccSU == SU)
|
2007-09-25 01:54:36 +00:00
|
|
|
continue;
|
2007-11-06 08:44:59 +00:00
|
|
|
// Be conservative. Ignore if nodes aren't at roughly the same
|
|
|
|
// depth and height.
|
|
|
|
if (SuccSU->Height < SU->Height && (SU->Height - SuccSU->Height) > 1)
|
|
|
|
continue;
|
2007-10-12 08:50:34 +00:00
|
|
|
if (!SuccSU->Node || !SuccSU->Node->isTargetOpcode())
|
|
|
|
continue;
|
2007-12-20 09:25:31 +00:00
|
|
|
// Don't constrain nodes with physical register defs if the
|
2008-01-29 12:43:50 +00:00
|
|
|
// predecessor can clobber them.
|
2007-12-20 09:25:31 +00:00
|
|
|
if (SuccSU->hasPhysRegDefs) {
|
2008-02-10 18:45:23 +00:00
|
|
|
if (canClobberPhysRegDefs(SuccSU, SU, TII, TRI))
|
2007-12-20 09:25:31 +00:00
|
|
|
continue;
|
|
|
|
}
|
2007-10-12 08:50:34 +00:00
|
|
|
// Don't constraint extract_subreg / insert_subreg these may be
|
|
|
|
// coalesced away. We don't them close to their uses.
|
|
|
|
unsigned SuccOpc = SuccSU->Node->getTargetOpcode();
|
|
|
|
if (SuccOpc == TargetInstrInfo::EXTRACT_SUBREG ||
|
|
|
|
SuccOpc == TargetInstrInfo::INSERT_SUBREG)
|
|
|
|
continue;
|
2007-09-25 01:54:36 +00:00
|
|
|
if ((!canClobber(SuccSU, DUSU) ||
|
2007-09-28 22:32:30 +00:00
|
|
|
(hasCopyToRegUse(SU) && !hasCopyToRegUse(SuccSU)) ||
|
2007-09-25 01:54:36 +00:00
|
|
|
(!SU->isCommutable && SuccSU->isCommutable)) &&
|
|
|
|
!isReachable(SuccSU, SU)) {
|
|
|
|
DOUT << "Adding an edge from SU # " << SU->NodeNum
|
|
|
|
<< " to SU #" << SuccSU->NodeNum << "\n";
|
|
|
|
SU->addPred(SuccSU, true, true);
|
2006-11-04 09:44:31 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
/// CalcNodeSethiUllmanNumber - Priority is the Sethi Ullman number.
|
2006-05-11 23:55:42 +00:00
|
|
|
/// Smaller number is the higher priority.
|
|
|
|
template<class SF>
|
2007-02-01 04:55:59 +00:00
|
|
|
unsigned BURegReductionPriorityQueue<SF>::
|
|
|
|
CalcNodeSethiUllmanNumber(const SUnit *SU) {
|
2007-01-08 23:50:38 +00:00
|
|
|
unsigned &SethiUllmanNumber = SethiUllmanNumbers[SU->NodeNum];
|
2006-05-11 23:55:42 +00:00
|
|
|
if (SethiUllmanNumber != 0)
|
|
|
|
return SethiUllmanNumber;
|
|
|
|
|
2007-01-08 23:50:38 +00:00
|
|
|
unsigned Extra = 0;
|
|
|
|
for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
if (I->isCtrl) continue; // ignore chain preds
|
|
|
|
SUnit *PredSU = I->Dep;
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU);
|
2007-01-08 23:50:38 +00:00
|
|
|
if (PredSethiUllman > SethiUllmanNumber) {
|
|
|
|
SethiUllmanNumber = PredSethiUllman;
|
|
|
|
Extra = 0;
|
2007-09-19 01:38:40 +00:00
|
|
|
} else if (PredSethiUllman == SethiUllmanNumber && !I->isCtrl)
|
2007-09-25 01:54:36 +00:00
|
|
|
++Extra;
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
2007-01-08 23:50:38 +00:00
|
|
|
|
|
|
|
SethiUllmanNumber += Extra;
|
|
|
|
|
|
|
|
if (SethiUllmanNumber == 0)
|
|
|
|
SethiUllmanNumber = 1;
|
2006-05-11 23:55:42 +00:00
|
|
|
|
|
|
|
return SethiUllmanNumber;
|
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
|
|
|
|
/// scheduling units.
|
2006-05-11 23:55:42 +00:00
|
|
|
template<class SF>
|
2007-01-08 23:55:53 +00:00
|
|
|
void BURegReductionPriorityQueue<SF>::CalculateSethiUllmanNumbers() {
|
2006-05-11 23:55:42 +00:00
|
|
|
SethiUllmanNumbers.assign(SUnits->size(), 0);
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
|
2007-01-08 23:55:53 +00:00
|
|
|
CalcNodeSethiUllmanNumber(&(*SUnits)[i]);
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned SumOfUnscheduledPredsOfSuccs(const SUnit *SU) {
|
|
|
|
unsigned Sum = 0;
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
SUnit *SuccSU = I->Dep;
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::const_pred_iterator II = SuccSU->Preds.begin(),
|
|
|
|
EE = SuccSU->Preds.end(); II != EE; ++II) {
|
2007-09-19 01:38:40 +00:00
|
|
|
SUnit *PredSU = II->Dep;
|
2006-05-11 23:55:42 +00:00
|
|
|
if (!PredSU->isScheduled)
|
2007-09-25 01:54:36 +00:00
|
|
|
++Sum;
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return Sum;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
// Top down
|
|
|
|
bool td_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned LPriority = SPQ->getNodePriority(left);
|
|
|
|
unsigned RPriority = SPQ->getNodePriority(right);
|
2007-09-26 21:36:17 +00:00
|
|
|
bool LIsTarget = left->Node && left->Node->isTargetOpcode();
|
|
|
|
bool RIsTarget = right->Node && right->Node->isTargetOpcode();
|
2006-05-11 23:55:42 +00:00
|
|
|
bool LIsFloater = LIsTarget && left->NumPreds == 0;
|
|
|
|
bool RIsFloater = RIsTarget && right->NumPreds == 0;
|
|
|
|
unsigned LBonus = (SumOfUnscheduledPredsOfSuccs(left) == 1) ? 2 : 0;
|
|
|
|
unsigned RBonus = (SumOfUnscheduledPredsOfSuccs(right) == 1) ? 2 : 0;
|
|
|
|
|
|
|
|
if (left->NumSuccs == 0 && right->NumSuccs != 0)
|
|
|
|
return false;
|
|
|
|
else if (left->NumSuccs != 0 && right->NumSuccs == 0)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
if (LIsFloater)
|
|
|
|
LBonus -= 2;
|
|
|
|
if (RIsFloater)
|
|
|
|
RBonus -= 2;
|
|
|
|
if (left->NumSuccs == 1)
|
|
|
|
LBonus += 2;
|
|
|
|
if (right->NumSuccs == 1)
|
|
|
|
RBonus += 2;
|
|
|
|
|
2008-03-01 00:39:47 +00:00
|
|
|
if (LPriority+LBonus != RPriority+RBonus)
|
|
|
|
return LPriority+LBonus < RPriority+RBonus;
|
|
|
|
|
|
|
|
if (left->Depth != right->Depth)
|
|
|
|
return left->Depth < right->Depth;
|
|
|
|
|
|
|
|
if (left->NumSuccsLeft != right->NumSuccsLeft)
|
|
|
|
return left->NumSuccsLeft > right->NumSuccsLeft;
|
|
|
|
|
|
|
|
if (left->CycleBound != right->CycleBound)
|
|
|
|
return left->CycleBound > right->CycleBound;
|
2008-02-20 11:10:28 +00:00
|
|
|
|
2008-03-01 00:39:47 +00:00
|
|
|
// FIXME: No strict ordering.
|
2006-05-11 23:55:42 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
/// CalcNodeSethiUllmanNumber - Priority is the Sethi Ullman number.
|
2006-05-11 23:55:42 +00:00
|
|
|
/// Smaller number is the higher priority.
|
|
|
|
template<class SF>
|
2007-02-01 04:55:59 +00:00
|
|
|
unsigned TDRegReductionPriorityQueue<SF>::
|
|
|
|
CalcNodeSethiUllmanNumber(const SUnit *SU) {
|
2007-01-08 23:50:38 +00:00
|
|
|
unsigned &SethiUllmanNumber = SethiUllmanNumbers[SU->NodeNum];
|
2006-05-11 23:55:42 +00:00
|
|
|
if (SethiUllmanNumber != 0)
|
|
|
|
return SethiUllmanNumber;
|
|
|
|
|
2007-09-26 21:36:17 +00:00
|
|
|
unsigned Opc = SU->Node ? SU->Node->getOpcode() : 0;
|
2006-05-11 23:55:42 +00:00
|
|
|
if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
|
2007-01-08 23:50:38 +00:00
|
|
|
SethiUllmanNumber = 0xffff;
|
2006-05-11 23:55:42 +00:00
|
|
|
else if (SU->NumSuccsLeft == 0)
|
|
|
|
// If SU does not have a use, i.e. it doesn't produce a value that would
|
|
|
|
// be consumed (e.g. store), then it terminates a chain of computation.
|
2007-02-01 04:55:59 +00:00
|
|
|
// Give it a small SethiUllman number so it will be scheduled right before
|
|
|
|
// its predecessors that it doesn't lengthen their live ranges.
|
2007-01-08 23:50:38 +00:00
|
|
|
SethiUllmanNumber = 0;
|
2006-05-11 23:55:42 +00:00
|
|
|
else if (SU->NumPredsLeft == 0 &&
|
|
|
|
(Opc != ISD::CopyFromReg || isCopyFromLiveIn(SU)))
|
2007-01-08 23:50:38 +00:00
|
|
|
SethiUllmanNumber = 0xffff;
|
2006-05-11 23:55:42 +00:00
|
|
|
else {
|
|
|
|
int Extra = 0;
|
2006-08-17 00:09:56 +00:00
|
|
|
for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
2007-09-19 01:38:40 +00:00
|
|
|
if (I->isCtrl) continue; // ignore chain preds
|
|
|
|
SUnit *PredSU = I->Dep;
|
2007-01-08 23:55:53 +00:00
|
|
|
unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU);
|
2006-05-11 23:55:42 +00:00
|
|
|
if (PredSethiUllman > SethiUllmanNumber) {
|
|
|
|
SethiUllmanNumber = PredSethiUllman;
|
|
|
|
Extra = 0;
|
2007-09-19 01:38:40 +00:00
|
|
|
} else if (PredSethiUllman == SethiUllmanNumber && !I->isCtrl)
|
2007-09-25 01:54:36 +00:00
|
|
|
++Extra;
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
SethiUllmanNumber += Extra;
|
|
|
|
}
|
|
|
|
|
|
|
|
return SethiUllmanNumber;
|
|
|
|
}
|
|
|
|
|
2007-01-08 23:55:53 +00:00
|
|
|
/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
|
|
|
|
/// scheduling units.
|
2006-05-11 23:55:42 +00:00
|
|
|
template<class SF>
|
2007-01-08 23:55:53 +00:00
|
|
|
void TDRegReductionPriorityQueue<SF>::CalculateSethiUllmanNumbers() {
|
2006-05-11 23:55:42 +00:00
|
|
|
SethiUllmanNumbers.assign(SUnits->size(), 0);
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
|
2007-01-08 23:55:53 +00:00
|
|
|
CalcNodeSethiUllmanNumber(&(*SUnits)[i]);
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Public Constructor Functions
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2006-08-01 18:29:48 +00:00
|
|
|
llvm::ScheduleDAG* llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
SelectionDAG *DAG,
|
2006-05-11 23:55:42 +00:00
|
|
|
MachineBasicBlock *BB) {
|
2006-11-04 09:44:31 +00:00
|
|
|
const TargetInstrInfo *TII = DAG->getTarget().getInstrInfo();
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *TRI = DAG->getTarget().getRegisterInfo();
|
2006-08-01 14:21:23 +00:00
|
|
|
return new ScheduleDAGRRList(*DAG, BB, DAG->getTarget(), true,
|
2008-02-10 18:45:23 +00:00
|
|
|
new BURegReductionPriorityQueue<bu_ls_rr_sort>(TII, TRI));
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|
2006-08-01 18:29:48 +00:00
|
|
|
llvm::ScheduleDAG* llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
SelectionDAG *DAG,
|
2006-05-11 23:55:42 +00:00
|
|
|
MachineBasicBlock *BB) {
|
2006-08-01 14:21:23 +00:00
|
|
|
return new ScheduleDAGRRList(*DAG, BB, DAG->getTarget(), false,
|
2007-02-01 04:55:59 +00:00
|
|
|
new TDRegReductionPriorityQueue<td_ls_rr_sort>());
|
2006-05-11 23:55:42 +00:00
|
|
|
}
|
|
|
|
|