2012-02-19 02:03:36 +00:00
|
|
|
//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
|
2010-02-09 23:52:19 +00:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2012-02-18 12:03:15 +00:00
|
|
|
//
|
2010-02-09 23:52:19 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file provides pattern fragments useful for SIMD instructions.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MMX Pattern Fragments
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-09-30 23:57:10 +00:00
|
|
|
def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
|
|
|
|
def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// SSE specific DAG Nodes.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
|
|
|
|
SDTCisFP<0>, SDTCisInt<2> ]>;
|
|
|
|
def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
|
|
|
|
SDTCisFP<1>, SDTCisVT<3, i8>]>;
|
|
|
|
|
2012-12-21 14:04:55 +00:00
|
|
|
def X86umin : SDNode<"X86ISD::UMIN", SDTIntBinOp>;
|
|
|
|
def X86umax : SDNode<"X86ISD::UMAX", SDTIntBinOp>;
|
|
|
|
def X86smin : SDNode<"X86ISD::SMIN", SDTIntBinOp>;
|
|
|
|
def X86smax : SDNode<"X86ISD::SMAX", SDTIntBinOp>;
|
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
|
|
|
|
def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
|
2012-08-19 13:06:16 +00:00
|
|
|
|
|
|
|
// Commutative and Associative FMIN and FMAX.
|
|
|
|
def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
|
|
|
|
[SDNPCommutative, SDNPAssociative]>;
|
|
|
|
def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
|
|
|
|
[SDNPCommutative, SDNPAssociative]>;
|
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
|
|
|
|
[SDNPCommutative, SDNPAssociative]>;
|
|
|
|
def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
|
|
|
|
[SDNPCommutative, SDNPAssociative]>;
|
|
|
|
def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
|
|
|
|
[SDNPCommutative, SDNPAssociative]>;
|
|
|
|
def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
|
|
|
|
def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
|
|
|
|
def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
|
2011-06-01 04:39:42 +00:00
|
|
|
def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
|
2011-09-22 20:15:48 +00:00
|
|
|
def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
|
|
|
|
def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
|
2011-11-19 09:02:40 +00:00
|
|
|
def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
|
|
|
|
def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
|
|
|
|
def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
|
2011-06-03 23:53:54 +00:00
|
|
|
def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
|
|
|
|
def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86pshufb : SDNode<"X86ISD::PSHUFB",
|
2012-01-25 06:43:11 +00:00
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
2010-07-12 23:41:28 +00:00
|
|
|
SDTCisSameAs<0,2>]>>;
|
2011-07-13 21:36:47 +00:00
|
|
|
def X86andnp : SDNode<"X86ISD::ANDNP",
|
2011-07-13 21:36:51 +00:00
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
2010-12-17 22:55:37 +00:00
|
|
|
SDTCisSameAs<0,2>]>>;
|
2011-11-19 07:33:10 +00:00
|
|
|
def X86psign : SDNode<"X86ISD::PSIGN",
|
2011-11-19 07:07:26 +00:00
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
2010-12-17 22:55:37 +00:00
|
|
|
SDTCisSameAs<0,2>]>>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86pextrb : SDNode<"X86ISD::PEXTRB",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
|
|
|
|
def X86pextrw : SDNode<"X86ISD::PEXTRW",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
|
|
|
|
def X86pinsrb : SDNode<"X86ISD::PINSRB",
|
|
|
|
SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
|
|
|
|
def X86pinsrw : SDNode<"X86ISD::PINSRW",
|
|
|
|
SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
|
|
|
|
def X86insrtps : SDNode<"X86ISD::INSERTPS",
|
|
|
|
SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
|
|
|
|
def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
|
|
|
|
SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
|
2012-04-22 09:39:03 +00:00
|
|
|
|
|
|
|
def X86vzmovly : SDNode<"X86ISD::VZEXT_MOVL",
|
2012-08-19 13:06:16 +00:00
|
|
|
SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
|
2012-04-22 09:39:03 +00:00
|
|
|
SDTCisOpSmallerThanOp<1, 0> ]>>;
|
|
|
|
|
2012-02-02 09:10:43 +00:00
|
|
|
def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL",
|
2012-08-19 13:06:16 +00:00
|
|
|
SDTypeProfile<1, 1,
|
|
|
|
[SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>;
|
2012-04-22 09:39:03 +00:00
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
|
2010-09-22 00:34:38 +00:00
|
|
|
[SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
|
2012-08-14 21:24:47 +00:00
|
|
|
|
2012-10-23 17:34:00 +00:00
|
|
|
def X86vzext : SDNode<"X86ISD::VZEXT",
|
|
|
|
SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
|
|
|
|
SDTCisInt<0>, SDTCisInt<1>]>>;
|
|
|
|
|
|
|
|
def X86vsext : SDNode<"X86ISD::VSEXT",
|
|
|
|
SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
|
|
|
|
SDTCisInt<0>, SDTCisInt<1>]>>;
|
|
|
|
|
2012-08-14 21:24:47 +00:00
|
|
|
def X86vfpext : SDNode<"X86ISD::VFPEXT",
|
|
|
|
SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
|
|
|
|
SDTCisFP<0>, SDTCisFP<1>]>>;
|
2012-10-10 16:53:28 +00:00
|
|
|
def X86vfpround: SDNode<"X86ISD::VFPROUND",
|
|
|
|
SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
|
|
|
|
SDTCisFP<0>, SDTCisFP<1>]>>;
|
2012-08-14 21:24:47 +00:00
|
|
|
|
2012-01-22 19:15:14 +00:00
|
|
|
def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
|
|
|
|
def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
|
2012-01-22 23:36:02 +00:00
|
|
|
def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
|
2012-01-22 22:42:16 +00:00
|
|
|
def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
|
|
|
|
def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
2012-01-22 19:15:14 +00:00
|
|
|
def X86vshl : SDNode<"X86ISD::VSHL",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVec<2>]>>;
|
|
|
|
def X86vsrl : SDNode<"X86ISD::VSRL",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVec<2>]>>;
|
|
|
|
def X86vsra : SDNode<"X86ISD::VSRA",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisVec<2>]>>;
|
|
|
|
|
|
|
|
def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
|
|
|
|
def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
|
|
|
|
def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
|
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
|
2010-08-10 23:25:42 +00:00
|
|
|
SDTCisVec<1>,
|
|
|
|
SDTCisSameAs<2, 1>]>;
|
2012-12-15 16:47:44 +00:00
|
|
|
def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
|
2010-08-10 23:25:42 +00:00
|
|
|
def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
2012-02-05 03:14:49 +00:00
|
|
|
def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
|
|
|
|
SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
|
|
|
|
SDTCisSameAs<1,2>]>>;
|
|
|
|
|
2010-08-20 22:55:05 +00:00
|
|
|
// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
|
|
|
|
// translated into one of the target nodes below during lowering.
|
|
|
|
// Note: this is a work in progress...
|
|
|
|
def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
|
|
|
|
def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisSameAs<0,2>]>;
|
|
|
|
|
|
|
|
def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
|
|
|
|
SDTCisSameAs<0,1>, SDTCisInt<2>]>;
|
|
|
|
def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
|
|
|
SDTCisSameAs<0,2>, SDTCisInt<3>]>;
|
|
|
|
|
2011-08-17 02:29:19 +00:00
|
|
|
def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
|
2012-04-11 06:40:27 +00:00
|
|
|
def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
|
2012-08-01 12:06:00 +00:00
|
|
|
SDTCisSameAs<1,2>, SDTCisVT<3, i32>]>;
|
|
|
|
|
|
|
|
def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
|
|
|
|
SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
|
2011-08-17 02:29:19 +00:00
|
|
|
|
2013-01-28 06:48:25 +00:00
|
|
|
def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
|
2010-08-20 22:55:05 +00:00
|
|
|
|
|
|
|
def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
|
|
|
|
def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
|
|
|
|
def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
|
|
|
|
|
2011-12-31 23:50:21 +00:00
|
|
|
def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
|
2010-08-20 22:55:05 +00:00
|
|
|
|
|
|
|
def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
|
|
|
|
def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
|
|
|
|
def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
|
|
|
|
|
|
|
|
def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
|
|
|
|
def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
|
|
|
|
|
|
|
|
def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
|
|
|
|
def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
|
2010-08-31 21:15:21 +00:00
|
|
|
def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
|
2010-08-20 22:55:05 +00:00
|
|
|
|
2010-09-01 05:08:25 +00:00
|
|
|
def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
|
|
|
|
def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
|
2010-08-20 22:55:05 +00:00
|
|
|
|
2011-12-06 08:21:25 +00:00
|
|
|
def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
|
|
|
|
def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
|
2010-08-20 22:55:05 +00:00
|
|
|
|
2011-11-30 06:25:25 +00:00
|
|
|
def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>;
|
2012-04-16 06:43:40 +00:00
|
|
|
def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
|
2012-04-16 00:41:45 +00:00
|
|
|
def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
|
Add support for 256-bit versions of VPERMIL instruction. This is a new
instruction introduced in AVX, which can operate on 128 and 256-bit vectors.
It considers a 256-bit vector as two independent 128-bit lanes. It can permute
any 32 or 64 elements inside a lane, and restricts the second lane to
have the same permutation of the first one. With the improved splat support
introduced early today, adding codegen for this instruction enable more
efficient 256-bit code:
Instead of:
vextractf128 $0, %ymm0, %xmm0
punpcklbw %xmm0, %xmm0
punpckhbw %xmm0, %xmm0
vinsertf128 $0, %xmm0, %ymm0, %ymm1
vinsertf128 $1, %xmm0, %ymm1, %ymm0
vextractf128 $1, %ymm0, %xmm1
shufps $1, %xmm1, %xmm1
movss %xmm1, 28(%rsp)
movss %xmm1, 24(%rsp)
movss %xmm1, 20(%rsp)
movss %xmm1, 16(%rsp)
vextractf128 $0, %ymm0, %xmm0
shufps $1, %xmm0, %xmm0
movss %xmm0, 12(%rsp)
movss %xmm0, 8(%rsp)
movss %xmm0, 4(%rsp)
movss %xmm0, (%rsp)
vmovaps (%rsp), %ymm0
We get:
vextractf128 $0, %ymm0, %xmm0
punpcklbw %xmm0, %xmm0
punpckhbw %xmm0, %xmm0
vinsertf128 $0, %xmm0, %ymm0, %ymm1
vinsertf128 $1, %xmm0, %ymm1, %ymm0
vpermilps $85, %ymm0, %ymm0
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@135662 91177308-0d34-0410-b5e6-96231b3b80d8
2011-07-21 01:55:47 +00:00
|
|
|
|
2011-11-30 07:47:51 +00:00
|
|
|
def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
|
2011-08-12 21:48:26 +00:00
|
|
|
|
2011-08-17 02:29:19 +00:00
|
|
|
def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
|
|
|
|
|
2012-12-05 09:24:57 +00:00
|
|
|
def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
|
2012-08-01 12:06:00 +00:00
|
|
|
def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
|
|
|
|
def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
|
|
|
|
def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
|
|
|
|
def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
|
2012-08-29 07:18:25 +00:00
|
|
|
def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
|
|
|
|
def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
|
2012-04-11 06:40:27 +00:00
|
|
|
|
2012-08-06 06:22:36 +00:00
|
|
|
def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
|
|
|
|
SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
|
|
|
|
SDTCisVT<4, i8>]>;
|
|
|
|
def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
|
|
|
|
SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
|
|
|
|
SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
|
|
|
|
SDTCisVT<6, i8>]>;
|
|
|
|
|
|
|
|
def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
|
|
|
|
def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
|
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// SSE Complex Patterns
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// These are 'extloads' from a scalar to the low element of a vector, zeroing
|
|
|
|
// the top elements. These are used for the SSE 'ss' and 'sd' instruction
|
|
|
|
// forms.
|
|
|
|
def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
|
2010-09-21 20:31:19 +00:00
|
|
|
[SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
|
|
|
|
SDNPWantRoot]>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
|
2010-09-21 20:31:19 +00:00
|
|
|
[SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
|
|
|
|
SDNPWantRoot]>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
|
|
|
def ssmem : Operand<v4f32> {
|
|
|
|
let PrintMethod = "printf32mem";
|
|
|
|
let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
|
|
|
|
let ParserMatchClass = X86MemAsmOperand;
|
2011-07-14 21:47:22 +00:00
|
|
|
let OperandType = "OPERAND_MEMORY";
|
2010-07-12 23:41:28 +00:00
|
|
|
}
|
|
|
|
def sdmem : Operand<v2f64> {
|
|
|
|
let PrintMethod = "printf64mem";
|
|
|
|
let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
|
|
|
|
let ParserMatchClass = X86MemAsmOperand;
|
2011-07-14 21:47:22 +00:00
|
|
|
let OperandType = "OPERAND_MEMORY";
|
2010-07-12 23:41:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// SSE pattern fragments
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 128-bit load pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 128-bit integer vector loads are promoted to v2i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
|
|
|
|
def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
|
|
|
|
def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 256-bit load pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 256-bit integer vector loads are promoted to v4i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
|
|
|
|
def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
|
|
|
|
def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
|
|
|
|
|
2012-09-10 18:33:51 +00:00
|
|
|
// 128-/256-bit extload pattern fragments
|
|
|
|
def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
|
|
|
|
def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
|
|
|
|
|
2011-09-13 19:33:03 +00:00
|
|
|
// Like 'store', but always requires 128-bit vector alignment.
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedstore : PatFrag<(ops node:$val, node:$ptr),
|
|
|
|
(store node:$val, node:$ptr), [{
|
|
|
|
return cast<StoreSDNode>(N)->getAlignment() >= 16;
|
|
|
|
}]>;
|
|
|
|
|
2011-09-13 19:33:03 +00:00
|
|
|
// Like 'store', but always requires 256-bit vector alignment.
|
|
|
|
def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
|
|
|
|
(store node:$val, node:$ptr), [{
|
|
|
|
return cast<StoreSDNode>(N)->getAlignment() >= 32;
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
// Like 'load', but always requires 128-bit vector alignment.
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
|
|
|
|
return cast<LoadSDNode>(N)->getAlignment() >= 16;
|
|
|
|
}]>;
|
|
|
|
|
2012-03-09 02:00:48 +00:00
|
|
|
// Like 'X86vzload', but always requires 128-bit vector alignment.
|
|
|
|
def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
|
|
|
|
return cast<MemSDNode>(N)->getAlignment() >= 16;
|
|
|
|
}]>;
|
|
|
|
|
2011-09-13 19:33:03 +00:00
|
|
|
// Like 'load', but always requires 256-bit vector alignment.
|
|
|
|
def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
|
|
|
|
return cast<LoadSDNode>(N)->getAlignment() >= 32;
|
|
|
|
}]>;
|
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedloadfsf32 : PatFrag<(ops node:$ptr),
|
|
|
|
(f32 (alignedload node:$ptr))>;
|
|
|
|
def alignedloadfsf64 : PatFrag<(ops node:$ptr),
|
|
|
|
(f64 (alignedload node:$ptr))>;
|
2010-08-13 20:39:01 +00:00
|
|
|
|
|
|
|
// 128-bit aligned load pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 128-bit integer vector loads are promoted to v2i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedloadv4f32 : PatFrag<(ops node:$ptr),
|
|
|
|
(v4f32 (alignedload node:$ptr))>;
|
|
|
|
def alignedloadv2f64 : PatFrag<(ops node:$ptr),
|
|
|
|
(v2f64 (alignedload node:$ptr))>;
|
|
|
|
def alignedloadv2i64 : PatFrag<(ops node:$ptr),
|
|
|
|
(v2i64 (alignedload node:$ptr))>;
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 256-bit aligned load pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 256-bit integer vector loads are promoted to v4i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedloadv8f32 : PatFrag<(ops node:$ptr),
|
2011-09-13 19:33:03 +00:00
|
|
|
(v8f32 (alignedload256 node:$ptr))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedloadv4f64 : PatFrag<(ops node:$ptr),
|
2011-09-13 19:33:03 +00:00
|
|
|
(v4f64 (alignedload256 node:$ptr))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
def alignedloadv4i64 : PatFrag<(ops node:$ptr),
|
2011-09-13 19:33:03 +00:00
|
|
|
(v4i64 (alignedload256 node:$ptr))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
|
|
|
// Like 'load', but uses special alignment checks suitable for use in
|
|
|
|
// memory operands in most SSE instructions, which are required to
|
|
|
|
// be naturally aligned on some targets but not on others. If the subtarget
|
|
|
|
// allows unaligned accesses, match any load, though this may require
|
|
|
|
// setting a feature bit in the processor (on startup, for example).
|
|
|
|
// Opteron 10h and later implement such a feature.
|
|
|
|
def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
|
|
|
|
return Subtarget->hasVectorUAMem()
|
|
|
|
|| cast<LoadSDNode>(N)->getAlignment() >= 16;
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
|
|
|
|
def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
|
2010-08-13 20:39:01 +00:00
|
|
|
|
|
|
|
// 128-bit memop pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 128-bit integer vector loads are promoted to v2i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
|
|
|
|
def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
|
|
|
|
def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 256-bit memop pattern fragments
|
2012-01-24 03:03:17 +00:00
|
|
|
// NOTE: all 256-bit integer vector loads are promoted to v4i64
|
2010-07-12 23:41:28 +00:00
|
|
|
def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
|
|
|
|
def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
|
2010-08-06 20:03:27 +00:00
|
|
|
def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
|
|
|
// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
|
|
|
|
// 16-byte boundary.
|
|
|
|
// FIXME: 8 byte alignment for mmx reads is not required
|
|
|
|
def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
|
|
|
|
return cast<LoadSDNode>(N)->getAlignment() >= 8;
|
|
|
|
}]>;
|
|
|
|
|
2010-09-30 23:57:10 +00:00
|
|
|
def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
|
2010-07-12 23:41:28 +00:00
|
|
|
|
|
|
|
// MOVNT Support
|
|
|
|
// Like 'store', but requires the non-temporal bit to be set
|
|
|
|
def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
|
|
|
|
(st node:$val, node:$ptr), [{
|
|
|
|
if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
|
|
|
|
return ST->isNonTemporal();
|
|
|
|
return false;
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
|
2012-07-19 00:11:40 +00:00
|
|
|
(st node:$val, node:$ptr), [{
|
2010-07-12 23:41:28 +00:00
|
|
|
if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
|
|
|
|
return ST->isNonTemporal() && !ST->isTruncatingStore() &&
|
|
|
|
ST->getAddressingMode() == ISD::UNINDEXED &&
|
|
|
|
ST->getAlignment() >= 16;
|
|
|
|
return false;
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
|
2012-07-19 00:11:40 +00:00
|
|
|
(st node:$val, node:$ptr), [{
|
2010-07-12 23:41:28 +00:00
|
|
|
if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
|
|
|
|
return ST->isNonTemporal() &&
|
|
|
|
ST->getAlignment() < 16;
|
|
|
|
return false;
|
|
|
|
}]>;
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 128-bit bitconvert pattern fragments
|
2010-07-12 23:41:28 +00:00
|
|
|
def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
|
|
|
|
def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
|
|
|
|
def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
|
|
|
|
def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
|
|
|
|
def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
|
|
|
|
def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
|
|
|
|
|
2010-08-13 20:39:01 +00:00
|
|
|
// 256-bit bitconvert pattern fragments
|
2011-11-02 04:42:13 +00:00
|
|
|
def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
|
|
|
|
def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
|
2010-07-21 23:53:50 +00:00
|
|
|
def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
|
2011-07-13 01:15:33 +00:00
|
|
|
def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
|
2010-07-21 23:53:50 +00:00
|
|
|
|
2010-07-12 23:41:28 +00:00
|
|
|
def vzmovl_v2i64 : PatFrag<(ops node:$src),
|
|
|
|
(bitconvert (v2i64 (X86vzmovl
|
|
|
|
(v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
|
|
|
|
def vzmovl_v4i32 : PatFrag<(ops node:$src),
|
|
|
|
(bitconvert (v4i32 (X86vzmovl
|
|
|
|
(v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
|
|
|
|
|
|
|
|
def vzload_v2i64 : PatFrag<(ops node:$src),
|
|
|
|
(bitconvert (v2i64 (X86vzload node:$src)))>;
|
|
|
|
|
|
|
|
|
|
|
|
def fp32imm0 : PatLeaf<(f32 fpimm), [{
|
|
|
|
return N->isExactlyValue(+0.0);
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
// BYTE_imm - Transform bit immediates into byte immediates.
|
|
|
|
def BYTE_imm : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: imm >> 3
|
|
|
|
return getI32Imm(N->getZExtValue() >> 3);
|
|
|
|
}]>;
|
|
|
|
|
2011-02-03 15:50:00 +00:00
|
|
|
// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
|
|
|
|
// to VEXTRACTF128 imm.
|
|
|
|
def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
|
|
|
|
return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
|
|
|
|
}]>;
|
|
|
|
|
2011-07-27 00:56:27 +00:00
|
|
|
// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
|
2011-02-04 16:08:29 +00:00
|
|
|
// VINSERTF128 imm.
|
|
|
|
def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
|
|
|
|
return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
|
|
|
|
}]>;
|
|
|
|
|
2011-02-03 15:50:00 +00:00
|
|
|
def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
|
|
|
|
(extract_subvector node:$bigvec,
|
|
|
|
node:$index), [{
|
|
|
|
return X86::isVEXTRACTF128Index(N);
|
|
|
|
}], EXTRACT_get_vextractf128_imm>;
|
2011-02-04 16:08:29 +00:00
|
|
|
|
|
|
|
def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
|
|
|
|
node:$index),
|
|
|
|
(insert_subvector node:$bigvec, node:$smallvec,
|
|
|
|
node:$index), [{
|
|
|
|
return X86::isVINSERTF128Index(N);
|
|
|
|
}], INSERT_get_vinsertf128_imm>;
|
2011-07-25 23:05:25 +00:00
|
|
|
|