2012-02-18 12:03:15 +00:00
|
|
|
//===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===//
|
2005-04-21 23:30:14 +00:00
|
|
|
//
|
2004-02-25 19:28:19 +00:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2005-04-21 23:30:14 +00:00
|
|
|
//
|
2004-02-25 19:28:19 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
2006-02-05 05:50:24 +00:00
|
|
|
// This file contains the Sparc implementation of the TargetInstrInfo class.
|
2004-02-25 19:28:19 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2006-02-05 05:50:24 +00:00
|
|
|
#include "SparcInstrInfo.h"
|
|
|
|
#include "Sparc.h"
|
2011-07-11 03:57:24 +00:00
|
|
|
#include "SparcMachineFunctionInfo.h"
|
|
|
|
#include "SparcSubtarget.h"
|
2012-12-03 16:50:05 +00:00
|
|
|
#include "llvm/ADT/STLExtras.h"
|
|
|
|
#include "llvm/ADT/SmallVector.h"
|
2013-06-26 12:40:16 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2004-02-25 19:28:19 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2013-06-26 12:40:16 +00:00
|
|
|
#include "llvm/CodeGen/MachineMemOperand.h"
|
2009-09-15 17:46:24 +00:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2009-07-11 20:10:48 +00:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2011-08-24 18:08:43 +00:00
|
|
|
#include "llvm/Support/TargetRegistry.h"
|
2011-06-28 20:07:07 +00:00
|
|
|
|
2013-11-19 00:57:56 +00:00
|
|
|
#define GET_INSTRINFO_CTOR_DTOR
|
2011-06-28 20:07:07 +00:00
|
|
|
#include "SparcGenInstrInfo.inc"
|
|
|
|
|
2004-02-29 05:59:33 +00:00
|
|
|
using namespace llvm;
|
2004-02-25 19:28:19 +00:00
|
|
|
|
2013-11-19 00:57:56 +00:00
|
|
|
|
|
|
|
// Pin the vtable to this file.
|
|
|
|
void SparcInstrInfo::anchor() {}
|
|
|
|
|
2006-02-05 05:50:24 +00:00
|
|
|
SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST)
|
2011-07-01 17:57:27 +00:00
|
|
|
: SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP),
|
2013-06-07 20:35:25 +00:00
|
|
|
RI(ST), Subtarget(ST) {
|
2004-02-25 19:28:19 +00:00
|
|
|
}
|
|
|
|
|
2006-02-03 06:44:54 +00:00
|
|
|
/// isLoadFromStackSlot - If the specified machine instruction is a direct
|
|
|
|
/// load from a stack slot, return the virtual or physical register number of
|
|
|
|
/// the destination along with the FrameIndex of the loaded stack slot. If
|
|
|
|
/// not, return 0. This predicate must return 0 if the instruction has
|
|
|
|
/// any side effects other than loading from the stack slot.
|
2008-11-18 19:49:32 +00:00
|
|
|
unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
|
2006-02-05 05:50:24 +00:00
|
|
|
int &FrameIndex) const {
|
|
|
|
if (MI->getOpcode() == SP::LDri ||
|
2013-05-20 00:53:25 +00:00
|
|
|
MI->getOpcode() == SP::LDXri ||
|
2006-02-05 05:50:24 +00:00
|
|
|
MI->getOpcode() == SP::LDFri ||
|
2013-09-02 18:32:45 +00:00
|
|
|
MI->getOpcode() == SP::LDDFri ||
|
|
|
|
MI->getOpcode() == SP::LDQFri) {
|
2008-10-03 15:45:36 +00:00
|
|
|
if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
|
2007-12-30 20:49:49 +00:00
|
|
|
MI->getOperand(2).getImm() == 0) {
|
2007-12-30 23:10:15 +00:00
|
|
|
FrameIndex = MI->getOperand(1).getIndex();
|
2006-02-03 06:44:54 +00:00
|
|
|
return MI->getOperand(0).getReg();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// isStoreToStackSlot - If the specified machine instruction is a direct
|
|
|
|
/// store to a stack slot, return the virtual or physical register number of
|
|
|
|
/// the source reg along with the FrameIndex of the loaded stack slot. If
|
|
|
|
/// not, return 0. This predicate must return 0 if the instruction has
|
|
|
|
/// any side effects other than storing to the stack slot.
|
2008-11-18 19:49:32 +00:00
|
|
|
unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
|
2006-02-05 05:50:24 +00:00
|
|
|
int &FrameIndex) const {
|
|
|
|
if (MI->getOpcode() == SP::STri ||
|
2013-05-20 00:53:25 +00:00
|
|
|
MI->getOpcode() == SP::STXri ||
|
2006-02-05 05:50:24 +00:00
|
|
|
MI->getOpcode() == SP::STFri ||
|
2013-09-02 18:32:45 +00:00
|
|
|
MI->getOpcode() == SP::STDFri ||
|
|
|
|
MI->getOpcode() == SP::STQFri) {
|
2008-10-03 15:45:36 +00:00
|
|
|
if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
|
2007-12-30 20:49:49 +00:00
|
|
|
MI->getOperand(1).getImm() == 0) {
|
2007-12-30 23:10:15 +00:00
|
|
|
FrameIndex = MI->getOperand(0).getIndex();
|
2006-02-03 06:44:54 +00:00
|
|
|
return MI->getOperand(2).getReg();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2006-10-24 16:39:19 +00:00
|
|
|
|
2011-01-16 03:15:11 +00:00
|
|
|
static bool IsIntegerCC(unsigned CC)
|
|
|
|
{
|
|
|
|
return (CC <= SPCC::ICC_VC);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC)
|
|
|
|
{
|
|
|
|
switch(CC) {
|
|
|
|
case SPCC::ICC_NE: return SPCC::ICC_E;
|
|
|
|
case SPCC::ICC_E: return SPCC::ICC_NE;
|
|
|
|
case SPCC::ICC_G: return SPCC::ICC_LE;
|
|
|
|
case SPCC::ICC_LE: return SPCC::ICC_G;
|
|
|
|
case SPCC::ICC_GE: return SPCC::ICC_L;
|
|
|
|
case SPCC::ICC_L: return SPCC::ICC_GE;
|
|
|
|
case SPCC::ICC_GU: return SPCC::ICC_LEU;
|
|
|
|
case SPCC::ICC_LEU: return SPCC::ICC_GU;
|
|
|
|
case SPCC::ICC_CC: return SPCC::ICC_CS;
|
|
|
|
case SPCC::ICC_CS: return SPCC::ICC_CC;
|
|
|
|
case SPCC::ICC_POS: return SPCC::ICC_NEG;
|
|
|
|
case SPCC::ICC_NEG: return SPCC::ICC_POS;
|
|
|
|
case SPCC::ICC_VC: return SPCC::ICC_VS;
|
|
|
|
case SPCC::ICC_VS: return SPCC::ICC_VC;
|
|
|
|
|
|
|
|
case SPCC::FCC_U: return SPCC::FCC_O;
|
|
|
|
case SPCC::FCC_O: return SPCC::FCC_U;
|
2013-10-04 23:54:30 +00:00
|
|
|
case SPCC::FCC_G: return SPCC::FCC_ULE;
|
|
|
|
case SPCC::FCC_LE: return SPCC::FCC_UG;
|
|
|
|
case SPCC::FCC_UG: return SPCC::FCC_LE;
|
|
|
|
case SPCC::FCC_ULE: return SPCC::FCC_G;
|
|
|
|
case SPCC::FCC_L: return SPCC::FCC_UGE;
|
|
|
|
case SPCC::FCC_GE: return SPCC::FCC_UL;
|
|
|
|
case SPCC::FCC_UL: return SPCC::FCC_GE;
|
|
|
|
case SPCC::FCC_UGE: return SPCC::FCC_L;
|
2011-01-16 03:15:11 +00:00
|
|
|
case SPCC::FCC_LG: return SPCC::FCC_UE;
|
|
|
|
case SPCC::FCC_UE: return SPCC::FCC_LG;
|
|
|
|
case SPCC::FCC_NE: return SPCC::FCC_E;
|
|
|
|
case SPCC::FCC_E: return SPCC::FCC_NE;
|
|
|
|
}
|
2012-01-10 20:47:20 +00:00
|
|
|
llvm_unreachable("Invalid cond code");
|
2011-01-16 03:15:11 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
bool SparcInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock *&TBB,
|
|
|
|
MachineBasicBlock *&FBB,
|
|
|
|
SmallVectorImpl<MachineOperand> &Cond,
|
|
|
|
bool AllowModify) const
|
|
|
|
{
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator I = MBB.end();
|
|
|
|
MachineBasicBlock::iterator UnCondBrIter = MBB.end();
|
|
|
|
while (I != MBB.begin()) {
|
|
|
|
--I;
|
|
|
|
|
|
|
|
if (I->isDebugValue())
|
|
|
|
continue;
|
|
|
|
|
2013-06-04 18:33:25 +00:00
|
|
|
// When we see a non-terminator, we are done.
|
2011-01-16 03:15:11 +00:00
|
|
|
if (!isUnpredicatedTerminator(I))
|
|
|
|
break;
|
|
|
|
|
2013-06-04 18:33:25 +00:00
|
|
|
// Terminator is not a branch.
|
2011-12-07 07:15:52 +00:00
|
|
|
if (!I->isBranch())
|
2011-01-16 03:15:11 +00:00
|
|
|
return true;
|
|
|
|
|
2013-06-04 18:33:25 +00:00
|
|
|
// Handle Unconditional branches.
|
2011-01-16 03:15:11 +00:00
|
|
|
if (I->getOpcode() == SP::BA) {
|
|
|
|
UnCondBrIter = I;
|
|
|
|
|
|
|
|
if (!AllowModify) {
|
|
|
|
TBB = I->getOperand(0).getMBB();
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (llvm::next(I) != MBB.end())
|
|
|
|
llvm::next(I)->eraseFromParent();
|
|
|
|
|
|
|
|
Cond.clear();
|
|
|
|
FBB = 0;
|
|
|
|
|
|
|
|
if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
|
|
|
|
TBB = 0;
|
|
|
|
I->eraseFromParent();
|
|
|
|
I = MBB.end();
|
|
|
|
UnCondBrIter = MBB.end();
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
TBB = I->getOperand(0).getMBB();
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned Opcode = I->getOpcode();
|
|
|
|
if (Opcode != SP::BCOND && Opcode != SP::FBCOND)
|
2013-06-04 18:33:25 +00:00
|
|
|
return true; // Unknown Opcode.
|
2011-01-16 03:15:11 +00:00
|
|
|
|
|
|
|
SPCC::CondCodes BranchCode = (SPCC::CondCodes)I->getOperand(1).getImm();
|
|
|
|
|
|
|
|
if (Cond.empty()) {
|
|
|
|
MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
|
|
|
|
if (AllowModify && UnCondBrIter != MBB.end() &&
|
|
|
|
MBB.isLayoutSuccessor(TargetBB)) {
|
|
|
|
|
2013-06-04 18:33:25 +00:00
|
|
|
// Transform the code
|
2011-01-16 03:15:11 +00:00
|
|
|
//
|
|
|
|
// brCC L1
|
|
|
|
// ba L2
|
|
|
|
// L1:
|
|
|
|
// ..
|
|
|
|
// L2:
|
|
|
|
//
|
|
|
|
// into
|
|
|
|
//
|
|
|
|
// brnCC L2
|
|
|
|
// L1:
|
|
|
|
// ...
|
|
|
|
// L2:
|
|
|
|
//
|
|
|
|
BranchCode = GetOppositeBranchCondition(BranchCode);
|
|
|
|
MachineBasicBlock::iterator OldInst = I;
|
|
|
|
BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(Opcode))
|
|
|
|
.addMBB(UnCondBrIter->getOperand(0).getMBB()).addImm(BranchCode);
|
|
|
|
BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(SP::BA))
|
|
|
|
.addMBB(TargetBB);
|
2011-12-03 21:24:48 +00:00
|
|
|
|
2011-01-16 03:15:11 +00:00
|
|
|
OldInst->eraseFromParent();
|
|
|
|
UnCondBrIter->eraseFromParent();
|
|
|
|
|
|
|
|
UnCondBrIter = MBB.end();
|
|
|
|
I = MBB.end();
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
FBB = TBB;
|
|
|
|
TBB = I->getOperand(0).getMBB();
|
|
|
|
Cond.push_back(MachineOperand::CreateImm(BranchCode));
|
|
|
|
continue;
|
|
|
|
}
|
2013-06-04 18:33:25 +00:00
|
|
|
// FIXME: Handle subsequent conditional branches.
|
|
|
|
// For now, we can't handle multiple conditional branches.
|
2011-01-16 03:15:11 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-05-18 00:18:17 +00:00
|
|
|
unsigned
|
|
|
|
SparcInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
|
|
|
|
MachineBasicBlock *FBB,
|
2010-06-17 22:43:56 +00:00
|
|
|
const SmallVectorImpl<MachineOperand> &Cond,
|
2011-01-16 03:15:11 +00:00
|
|
|
DebugLoc DL) const {
|
|
|
|
assert(TBB && "InsertBranch must not be told to insert a fallthrough");
|
|
|
|
assert((Cond.size() == 1 || Cond.size() == 0) &&
|
|
|
|
"Sparc branch conditions should have one component!");
|
|
|
|
|
|
|
|
if (Cond.empty()) {
|
|
|
|
assert(!FBB && "Unconditional branch with multiple successors!");
|
|
|
|
BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2013-06-04 18:33:25 +00:00
|
|
|
// Conditional branch
|
2011-01-16 03:15:11 +00:00
|
|
|
unsigned CC = Cond[0].getImm();
|
|
|
|
|
|
|
|
if (IsIntegerCC(CC))
|
|
|
|
BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC);
|
|
|
|
else
|
|
|
|
BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC);
|
|
|
|
if (!FBB)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB);
|
|
|
|
return 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned SparcInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const
|
|
|
|
{
|
|
|
|
MachineBasicBlock::iterator I = MBB.end();
|
|
|
|
unsigned Count = 0;
|
|
|
|
while (I != MBB.begin()) {
|
|
|
|
--I;
|
|
|
|
|
|
|
|
if (I->isDebugValue())
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (I->getOpcode() != SP::BA
|
|
|
|
&& I->getOpcode() != SP::BCOND
|
|
|
|
&& I->getOpcode() != SP::FBCOND)
|
|
|
|
break; // Not a branch
|
|
|
|
|
|
|
|
I->eraseFromParent();
|
|
|
|
I = MBB.end();
|
|
|
|
++Count;
|
|
|
|
}
|
|
|
|
return Count;
|
2006-10-24 17:07:11 +00:00
|
|
|
}
|
2007-12-31 06:32:00 +00:00
|
|
|
|
2010-07-11 07:56:09 +00:00
|
|
|
void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator I, DebugLoc DL,
|
|
|
|
unsigned DestReg, unsigned SrcReg,
|
|
|
|
bool KillSrc) const {
|
2013-09-02 18:32:45 +00:00
|
|
|
unsigned numSubRegs = 0;
|
|
|
|
unsigned movOpc = 0;
|
|
|
|
const unsigned *subRegIdx = 0;
|
|
|
|
|
|
|
|
const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd };
|
|
|
|
const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 };
|
|
|
|
const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd,
|
|
|
|
SP::sub_odd64_then_sub_even,
|
|
|
|
SP::sub_odd64_then_sub_odd };
|
|
|
|
|
2010-07-11 07:56:09 +00:00
|
|
|
if (SP::IntRegsRegClass.contains(DestReg, SrcReg))
|
|
|
|
BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0)
|
|
|
|
.addReg(SrcReg, getKillRegState(KillSrc));
|
|
|
|
else if (SP::FPRegsRegClass.contains(DestReg, SrcReg))
|
|
|
|
BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg)
|
|
|
|
.addReg(SrcReg, getKillRegState(KillSrc));
|
2013-06-08 15:32:59 +00:00
|
|
|
else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) {
|
|
|
|
if (Subtarget.isV9()) {
|
|
|
|
BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg)
|
|
|
|
.addReg(SrcReg, getKillRegState(KillSrc));
|
|
|
|
} else {
|
|
|
|
// Use two FMOVS instructions.
|
2013-09-02 18:32:45 +00:00
|
|
|
subRegIdx = DFP_FP_SubRegsIdx;
|
|
|
|
numSubRegs = 2;
|
|
|
|
movOpc = SP::FMOVS;
|
|
|
|
}
|
|
|
|
} else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) {
|
|
|
|
if (Subtarget.isV9()) {
|
|
|
|
if (Subtarget.hasHardQuad()) {
|
|
|
|
BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg)
|
|
|
|
.addReg(SrcReg, getKillRegState(KillSrc));
|
|
|
|
} else {
|
|
|
|
// Use two FMOVD instructions.
|
|
|
|
subRegIdx = QFP_DFP_SubRegsIdx;
|
|
|
|
numSubRegs = 2;
|
|
|
|
movOpc = SP::FMOVD;
|
2013-06-08 15:32:59 +00:00
|
|
|
}
|
2013-09-02 18:32:45 +00:00
|
|
|
} else {
|
|
|
|
// Use four FMOVS instructions.
|
|
|
|
subRegIdx = QFP_FP_SubRegsIdx;
|
|
|
|
numSubRegs = 4;
|
|
|
|
movOpc = SP::FMOVS;
|
2013-06-08 15:32:59 +00:00
|
|
|
}
|
|
|
|
} else
|
2010-07-11 07:56:09 +00:00
|
|
|
llvm_unreachable("Impossible reg-to-reg copy");
|
2013-09-02 18:32:45 +00:00
|
|
|
|
|
|
|
if (numSubRegs == 0 || subRegIdx == 0 || movOpc == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
const TargetRegisterInfo *TRI = &getRegisterInfo();
|
|
|
|
MachineInstr *MovMI = 0;
|
|
|
|
|
|
|
|
for (unsigned i = 0; i != numSubRegs; ++i) {
|
|
|
|
unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]);
|
|
|
|
unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]);
|
|
|
|
assert(Dst && Src && "Bad sub-register");
|
|
|
|
|
|
|
|
MovMI = BuildMI(MBB, I, DL, get(movOpc), Dst).addReg(Src);
|
|
|
|
}
|
|
|
|
// Add implicit super-register defs and kills to the last MovMI.
|
|
|
|
MovMI->addRegisterDefined(DestReg, TRI);
|
|
|
|
if (KillSrc)
|
|
|
|
MovMI->addRegisterKilled(SrcReg, TRI);
|
2007-12-31 06:32:00 +00:00
|
|
|
}
|
2008-01-01 21:11:32 +00:00
|
|
|
|
|
|
|
void SparcInstrInfo::
|
|
|
|
storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
|
|
|
|
unsigned SrcReg, bool isKill, int FI,
|
2010-05-06 19:06:44 +00:00
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
const TargetRegisterInfo *TRI) const {
|
2010-04-02 20:16:16 +00:00
|
|
|
DebugLoc DL;
|
2009-02-12 00:02:55 +00:00
|
|
|
if (I != MBB.end()) DL = I->getDebugLoc();
|
|
|
|
|
2013-06-26 12:40:16 +00:00
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
const MachineFrameInfo &MFI = *MF->getFrameInfo();
|
|
|
|
MachineMemOperand *MMO =
|
|
|
|
MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
|
|
|
|
MachineMemOperand::MOStore,
|
|
|
|
MFI.getObjectSize(FI),
|
|
|
|
MFI.getObjectAlignment(FI));
|
|
|
|
|
2008-01-01 21:11:32 +00:00
|
|
|
// On the order of operands here: think "[FrameIdx + 0] = SrcReg".
|
2013-09-02 18:32:45 +00:00
|
|
|
if (RC == &SP::I64RegsRegClass)
|
2013-05-20 00:53:25 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0)
|
2013-06-26 12:40:16 +00:00
|
|
|
.addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
|
2013-05-20 00:53:25 +00:00
|
|
|
else if (RC == &SP::IntRegsRegClass)
|
2009-02-12 00:02:55 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0)
|
2013-06-26 12:40:16 +00:00
|
|
|
.addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
|
2012-04-20 06:31:50 +00:00
|
|
|
else if (RC == &SP::FPRegsRegClass)
|
2009-02-12 00:02:55 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0)
|
2013-06-26 12:40:16 +00:00
|
|
|
.addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
|
2013-09-02 18:32:45 +00:00
|
|
|
else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
|
2009-02-12 00:02:55 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0)
|
2013-06-26 12:40:16 +00:00
|
|
|
.addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
|
2013-09-02 18:32:45 +00:00
|
|
|
else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
|
|
|
|
// Use STQFri irrespective of its legality. If STQ is not legal, it will be
|
|
|
|
// lowered into two STDs in eliminateFrameIndex.
|
|
|
|
BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0)
|
|
|
|
.addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO);
|
2008-01-01 21:11:32 +00:00
|
|
|
else
|
2009-07-14 16:55:14 +00:00
|
|
|
llvm_unreachable("Can't store this register to stack slot");
|
2008-01-01 21:11:32 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void SparcInstrInfo::
|
|
|
|
loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
|
|
|
|
unsigned DestReg, int FI,
|
2010-05-06 19:06:44 +00:00
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
const TargetRegisterInfo *TRI) const {
|
2010-04-02 20:16:16 +00:00
|
|
|
DebugLoc DL;
|
2009-02-12 00:02:55 +00:00
|
|
|
if (I != MBB.end()) DL = I->getDebugLoc();
|
|
|
|
|
2013-06-26 12:40:16 +00:00
|
|
|
MachineFunction *MF = MBB.getParent();
|
|
|
|
const MachineFrameInfo &MFI = *MF->getFrameInfo();
|
|
|
|
MachineMemOperand *MMO =
|
|
|
|
MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
|
|
|
|
MachineMemOperand::MOLoad,
|
|
|
|
MFI.getObjectSize(FI),
|
|
|
|
MFI.getObjectAlignment(FI));
|
|
|
|
|
2013-05-20 00:53:25 +00:00
|
|
|
if (RC == &SP::I64RegsRegClass)
|
2013-06-26 12:40:16 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0)
|
|
|
|
.addMemOperand(MMO);
|
2013-05-20 00:53:25 +00:00
|
|
|
else if (RC == &SP::IntRegsRegClass)
|
2013-06-26 12:40:16 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0)
|
|
|
|
.addMemOperand(MMO);
|
2012-04-20 06:31:50 +00:00
|
|
|
else if (RC == &SP::FPRegsRegClass)
|
2013-06-26 12:40:16 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0)
|
|
|
|
.addMemOperand(MMO);
|
2013-09-02 18:32:45 +00:00
|
|
|
else if (SP::DFPRegsRegClass.hasSubClassEq(RC))
|
2013-06-26 12:40:16 +00:00
|
|
|
BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0)
|
|
|
|
.addMemOperand(MMO);
|
2013-09-02 18:32:45 +00:00
|
|
|
else if (SP::QFPRegsRegClass.hasSubClassEq(RC))
|
|
|
|
// Use LDQFri irrespective of its legality. If LDQ is not legal, it will be
|
|
|
|
// lowered into two LDDs in eliminateFrameIndex.
|
|
|
|
BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0)
|
|
|
|
.addMemOperand(MMO);
|
2008-01-01 21:11:32 +00:00
|
|
|
else
|
2009-07-14 16:55:14 +00:00
|
|
|
llvm_unreachable("Can't load this register from stack slot");
|
2008-01-01 21:11:32 +00:00
|
|
|
}
|
|
|
|
|
2009-09-15 17:46:24 +00:00
|
|
|
unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const
|
|
|
|
{
|
|
|
|
SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>();
|
|
|
|
unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg();
|
|
|
|
if (GlobalBaseReg != 0)
|
|
|
|
return GlobalBaseReg;
|
|
|
|
|
|
|
|
// Insert the set of GlobalBaseReg into the first MBB of the function
|
|
|
|
MachineBasicBlock &FirstMBB = MF->front();
|
|
|
|
MachineBasicBlock::iterator MBBI = FirstMBB.begin();
|
|
|
|
MachineRegisterInfo &RegInfo = MF->getRegInfo();
|
|
|
|
|
|
|
|
GlobalBaseReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
|
|
|
|
|
|
|
|
|
2010-04-02 20:16:16 +00:00
|
|
|
DebugLoc dl;
|
2009-09-15 17:46:24 +00:00
|
|
|
|
|
|
|
BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg);
|
|
|
|
SparcFI->setGlobalBaseReg(GlobalBaseReg);
|
|
|
|
return GlobalBaseReg;
|
|
|
|
}
|