2005-10-14 23:40:39 +00:00
|
|
|
//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
|
2004-06-21 16:55:25 +00:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
2004-08-09 17:24:04 +00:00
|
|
|
// This file describes the subset of the 32-bit PowerPC instruction set, as used
|
|
|
|
// by the PowerPC instruction selector.
|
2004-06-21 16:55:25 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2005-10-14 23:40:39 +00:00
|
|
|
include "PPCInstrFormats.td"
|
2004-06-21 16:55:25 +00:00
|
|
|
|
2005-10-25 20:41:46 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC specific DAG Nodes.
|
|
|
|
//
|
|
|
|
|
|
|
|
def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
|
|
|
|
def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
|
|
|
|
def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
|
|
|
|
|
2005-10-25 20:55:47 +00:00
|
|
|
def PPCfsel : SDNode<"PPCISD::FSEL",
|
|
|
|
// Type constraint for fsel.
|
|
|
|
SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
|
|
|
|
SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
|
2005-09-08 19:50:41 +00:00
|
|
|
|
2005-12-13 22:55:22 +00:00
|
|
|
def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
|
|
|
|
def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
|
|
|
|
def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
|
|
|
|
def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
|
2005-11-17 07:30:41 +00:00
|
|
|
|
2005-12-06 02:10:38 +00:00
|
|
|
// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
|
|
|
|
// amounts. These nodes are generated by the multi-precision shift code.
|
|
|
|
def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
|
|
|
|
SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
|
|
|
|
]>;
|
|
|
|
def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
|
|
|
|
def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
|
|
|
|
def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
|
|
|
|
|
2005-12-04 19:01:59 +00:00
|
|
|
// These are target-independent nodes, but have target-specific formats.
|
|
|
|
def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
|
|
|
|
def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
|
|
|
|
def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
|
|
|
|
|
2005-12-23 22:14:32 +00:00
|
|
|
def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
|
2005-12-20 00:26:01 +00:00
|
|
|
def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag, [SDNPHasChain]>;
|
|
|
|
|
2005-09-08 19:50:41 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2005-09-09 00:39:56 +00:00
|
|
|
// PowerPC specific transformation functions and pattern fragments.
|
|
|
|
//
|
Woo, it kinda works. We now generate this atrociously bad, but correct,
code for long long foo(long long a, long long b) { return a + b; }
_foo:
or r2, r3, r3
or r3, r4, r4
or r4, r5, r5
or r5, r6, r6
rldicr r2, r2, 32, 31
rldicl r3, r3, 0, 32
rldicr r4, r4, 32, 31
rldicl r5, r5, 0, 32
or r2, r3, r2
or r3, r5, r4
add r4, r3, r2
rldicl r2, r4, 32, 32
or r4, r4, r4
or r3, r2, r2
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@23809 91177308-0d34-0410-b5e6-96231b3b80d8
2005-10-19 01:12:32 +00:00
|
|
|
|
2005-10-19 18:42:01 +00:00
|
|
|
def SHL32 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: 31 - imm
|
|
|
|
return getI32Imm(31 - N->getValue());
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def SHL64 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: 63 - imm
|
|
|
|
return getI32Imm(63 - N->getValue());
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def SRL32 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: 32 - imm
|
|
|
|
return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def SRL64 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: 64 - imm
|
|
|
|
return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
|
|
|
|
}]>;
|
|
|
|
|
2005-09-09 00:39:56 +00:00
|
|
|
def LO16 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: get the low 16 bits.
|
|
|
|
return getI32Imm((unsigned short)N->getValue());
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
def HI16 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: shift the immediate value down into the low bits.
|
|
|
|
return getI32Imm((unsigned)N->getValue() >> 16);
|
|
|
|
}]>;
|
2005-09-08 17:33:10 +00:00
|
|
|
|
2005-09-28 23:07:13 +00:00
|
|
|
def HA16 : SDNodeXForm<imm, [{
|
|
|
|
// Transformation function: shift the immediate value down into the low bits.
|
|
|
|
signed int Val = N->getValue();
|
|
|
|
return getI32Imm((Val - (signed short)Val) >> 16);
|
|
|
|
}]>;
|
|
|
|
|
|
|
|
|
2005-09-08 17:33:10 +00:00
|
|
|
def immSExt16 : PatLeaf<(imm), [{
|
|
|
|
// immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
|
|
|
|
// field. Used by instructions like 'addi'.
|
|
|
|
return (int)N->getValue() == (short)N->getValue();
|
|
|
|
}]>;
|
2005-09-08 17:40:49 +00:00
|
|
|
def immZExt16 : PatLeaf<(imm), [{
|
|
|
|
// immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
|
|
|
|
// field. Used by instructions like 'ori'.
|
|
|
|
return (unsigned)N->getValue() == (unsigned short)N->getValue();
|
2005-09-09 00:39:56 +00:00
|
|
|
}], LO16>;
|
|
|
|
|
2005-09-08 17:33:10 +00:00
|
|
|
def imm16Shifted : PatLeaf<(imm), [{
|
|
|
|
// imm16Shifted predicate - True if only bits in the top 16-bits of the
|
|
|
|
// immediate are set. Used by instructions like 'addis'.
|
|
|
|
return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
|
2005-09-09 00:39:56 +00:00
|
|
|
}], HI16>;
|
2005-09-08 17:33:10 +00:00
|
|
|
|
2005-09-08 17:40:49 +00:00
|
|
|
/*
|
|
|
|
// Example of a legalize expander: Only for PPC64.
|
|
|
|
def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
|
|
|
|
[(set f64:$tmp , (FCTIDZ f64:$src)),
|
|
|
|
(set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
|
|
|
|
(store f64:$tmp, i32:$tmpFI),
|
|
|
|
(set i64:$dst, (load i32:$tmpFI))],
|
|
|
|
Subtarget_PPC64>;
|
|
|
|
*/
|
2005-09-08 17:33:10 +00:00
|
|
|
|
2005-09-08 19:50:41 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC Flag Definitions.
|
|
|
|
|
2005-04-19 04:32:54 +00:00
|
|
|
class isPPC64 { bit PPC64 = 1; }
|
|
|
|
class isVMX { bit VMX = 1; }
|
2005-04-19 05:15:18 +00:00
|
|
|
class isDOT {
|
|
|
|
list<Register> Defs = [CR0];
|
|
|
|
bit RC = 1;
|
|
|
|
}
|
2005-04-19 04:32:54 +00:00
|
|
|
|
2005-09-08 19:50:41 +00:00
|
|
|
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC Operand Definitions.
|
2004-08-14 23:27:29 +00:00
|
|
|
|
2005-09-14 20:53:05 +00:00
|
|
|
def u5imm : Operand<i32> {
|
2004-08-21 05:56:39 +00:00
|
|
|
let PrintMethod = "printU5ImmOperand";
|
|
|
|
}
|
2005-09-14 20:53:05 +00:00
|
|
|
def u6imm : Operand<i32> {
|
2004-08-30 02:28:06 +00:00
|
|
|
let PrintMethod = "printU6ImmOperand";
|
|
|
|
}
|
2005-09-14 20:53:05 +00:00
|
|
|
def s16imm : Operand<i32> {
|
2004-09-04 05:00:00 +00:00
|
|
|
let PrintMethod = "printS16ImmOperand";
|
|
|
|
}
|
2005-09-14 20:53:05 +00:00
|
|
|
def u16imm : Operand<i32> {
|
2004-08-15 05:20:16 +00:00
|
|
|
let PrintMethod = "printU16ImmOperand";
|
|
|
|
}
|
2005-10-18 16:51:22 +00:00
|
|
|
def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
|
|
|
|
let PrintMethod = "printS16X4ImmOperand";
|
|
|
|
}
|
2005-12-04 18:42:54 +00:00
|
|
|
def target : Operand<OtherVT> {
|
2004-09-02 08:13:00 +00:00
|
|
|
let PrintMethod = "printBranchOperand";
|
|
|
|
}
|
2005-11-17 19:16:08 +00:00
|
|
|
def calltarget : Operand<i32> {
|
|
|
|
let PrintMethod = "printCallOperand";
|
|
|
|
}
|
2005-11-16 00:48:01 +00:00
|
|
|
def aaddr : Operand<i32> {
|
|
|
|
let PrintMethod = "printAbsAddrOperand";
|
|
|
|
}
|
2004-09-02 08:13:00 +00:00
|
|
|
def piclabel: Operand<i32> {
|
|
|
|
let PrintMethod = "printPICLabel";
|
|
|
|
}
|
2004-09-04 05:00:00 +00:00
|
|
|
def symbolHi: Operand<i32> {
|
|
|
|
let PrintMethod = "printSymbolHi";
|
|
|
|
}
|
|
|
|
def symbolLo: Operand<i32> {
|
|
|
|
let PrintMethod = "printSymbolLo";
|
|
|
|
}
|
2005-07-20 22:42:00 +00:00
|
|
|
def crbitm: Operand<i8> {
|
|
|
|
let PrintMethod = "printcrbitm";
|
|
|
|
}
|
2005-12-19 23:25:09 +00:00
|
|
|
// Address operands
|
|
|
|
def memri : Operand<i32> {
|
|
|
|
let PrintMethod = "printMemRegImm";
|
|
|
|
let NumMIOperands = 2;
|
|
|
|
let MIOperandInfo = (ops i32imm, GPRC);
|
|
|
|
}
|
|
|
|
def memrr : Operand<i32> {
|
|
|
|
let PrintMethod = "printMemRegReg";
|
|
|
|
let NumMIOperands = 2;
|
|
|
|
let MIOperandInfo = (ops GPRC, GPRC);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Define X86 specific addressing mode.
|
|
|
|
def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
|
|
|
|
def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
|
|
|
|
def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
|
2004-08-15 05:20:16 +00:00
|
|
|
|
2005-12-14 22:07:12 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC Instruction Predicate Definitions.
|
2005-12-20 20:08:53 +00:00
|
|
|
def FPContractions : Predicate<"!NoExcessFPPrecision">;
|
2005-09-08 19:50:41 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC Instruction Definitions.
|
|
|
|
|
2004-06-21 16:55:25 +00:00
|
|
|
// Pseudo-instructions:
|
2005-10-25 20:58:43 +00:00
|
|
|
def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
|
2005-09-08 19:50:41 +00:00
|
|
|
|
2005-12-04 19:01:59 +00:00
|
|
|
let isLoad = 1, hasCtrlDep = 1 in {
|
|
|
|
def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
|
|
|
|
"; ADJCALLSTACKDOWN",
|
|
|
|
[(callseq_start imm:$amt)]>;
|
|
|
|
def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
|
|
|
|
"; ADJCALLSTACKUP",
|
|
|
|
[(callseq_end imm:$amt)]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-10-25 21:03:41 +00:00
|
|
|
def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
|
|
|
|
[(set GPRC:$rD, (undef))]>;
|
|
|
|
def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
|
|
|
|
[(set F8RC:$rD, (undef))]>;
|
|
|
|
def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
|
|
|
|
[(set F4RC:$rD, (undef))]>;
|
2005-02-15 20:26:49 +00:00
|
|
|
|
2005-08-26 21:23:58 +00:00
|
|
|
// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
|
|
|
|
// scheduler into a branch sequence.
|
|
|
|
let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
|
|
|
|
def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
|
2005-10-25 20:58:43 +00:00
|
|
|
i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
|
2005-10-25 20:58:43 +00:00
|
|
|
i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
|
2005-10-25 20:58:43 +00:00
|
|
|
i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
|
2005-08-26 21:23:58 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-09-08 19:50:41 +00:00
|
|
|
let isTerminator = 1 in {
|
2005-12-23 22:14:32 +00:00
|
|
|
// FIXME: temporary workaround for return without an incoming flag.
|
2005-12-26 09:11:45 +00:00
|
|
|
let isReturn = 1, noResults = 1 in
|
2005-12-23 22:14:32 +00:00
|
|
|
def BLRVOID : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(ret)]>;
|
2005-12-26 09:11:45 +00:00
|
|
|
let isReturn = 1, noResults = 1, hasInFlag = 1 in
|
2005-12-23 22:14:32 +00:00
|
|
|
def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, []>;
|
2005-12-26 09:11:45 +00:00
|
|
|
let noResults = 1 in
|
2005-12-20 00:26:01 +00:00
|
|
|
def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
|
2005-09-08 19:50:41 +00:00
|
|
|
}
|
|
|
|
|
2005-02-15 20:26:49 +00:00
|
|
|
let Defs = [LR] in
|
2005-10-25 20:58:43 +00:00
|
|
|
def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
|
2004-06-21 16:55:25 +00:00
|
|
|
|
2005-12-26 09:11:45 +00:00
|
|
|
let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, noResults = 1 in {
|
2005-09-14 21:10:24 +00:00
|
|
|
def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
|
|
|
|
target:$true, target:$false),
|
2005-10-25 20:58:43 +00:00
|
|
|
"; COND_BRANCH", []>;
|
2005-12-04 18:42:54 +00:00
|
|
|
def B : IForm<18, 0, 0, (ops target:$dst),
|
|
|
|
"b $dst", BrB,
|
|
|
|
[(br bb:$dst)]>;
|
2004-11-22 23:07:01 +00:00
|
|
|
|
2004-08-09 17:24:04 +00:00
|
|
|
// FIXME: 4*CR# needs to be added to the BI field!
|
|
|
|
// This will only work for CR0 as it stands now
|
2005-08-26 04:11:42 +00:00
|
|
|
def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"blt $crS, $block", BrB>;
|
2005-08-26 04:11:42 +00:00
|
|
|
def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"ble $crS, $block", BrB>;
|
2005-08-26 04:11:42 +00:00
|
|
|
def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"beq $crS, $block", BrB>;
|
2005-08-26 04:11:42 +00:00
|
|
|
def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"bge $crS, $block", BrB>;
|
2005-08-26 04:11:42 +00:00
|
|
|
def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"bgt $crS, $block", BrB>;
|
2005-08-26 04:11:42 +00:00
|
|
|
def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
|
2005-10-19 19:51:16 +00:00
|
|
|
"bne $crS, $block", BrB>;
|
2005-10-28 20:32:44 +00:00
|
|
|
def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
|
|
|
|
"bun $crS, $block", BrB>;
|
|
|
|
def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
|
|
|
|
"bnu $crS, $block", BrB>;
|
2004-06-28 18:23:35 +00:00
|
|
|
}
|
|
|
|
|
2005-12-26 09:11:45 +00:00
|
|
|
let isCall = 1, noResults = 1,
|
2004-06-29 23:37:36 +00:00
|
|
|
// All calls clobber the non-callee saved registers...
|
2004-06-30 22:00:45 +00:00
|
|
|
Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
|
|
|
|
F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
|
2005-08-22 22:32:13 +00:00
|
|
|
LR,CTR,
|
2004-06-30 22:00:45 +00:00
|
|
|
CR0,CR1,CR5,CR6,CR7] in {
|
|
|
|
// Convenient aliases for call instructions
|
2005-12-04 18:42:54 +00:00
|
|
|
def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
|
|
|
|
"bl $func", BrB, []>;
|
|
|
|
def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
|
|
|
|
"bla $func", BrB, []>;
|
2005-12-20 00:26:01 +00:00
|
|
|
def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
|
|
|
|
[]>;
|
2004-06-29 23:37:36 +00:00
|
|
|
}
|
|
|
|
|
2004-08-30 02:28:06 +00:00
|
|
|
// D-Form instructions. Most instructions that perform an operation on a
|
|
|
|
// register and an immediate are of this type.
|
|
|
|
//
|
2004-10-07 22:30:03 +00:00
|
|
|
let isLoad = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
|
|
|
|
"lbz $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
|
|
|
|
def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
|
|
|
|
"lha $rD, $src", LdStLHA,
|
|
|
|
[(set GPRC:$rD, (sextload iaddr:$src, i16))]>;
|
|
|
|
def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
|
|
|
|
"lhz $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lmw $rD, $disp($rA)", LdStLMW,
|
|
|
|
[]>;
|
2005-12-19 23:25:09 +00:00
|
|
|
def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
|
|
|
|
"lwz $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (load iaddr:$src))]>;
|
2005-07-21 20:44:43 +00:00
|
|
|
def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lwzu $rD, $disp($rA)", LdStGeneral,
|
|
|
|
[]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-04-19 04:59:28 +00:00
|
|
|
def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addi $rD, $rA, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addic $rD, $rA, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addic. $rD, $rA, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[]>;
|
2005-07-21 20:44:43 +00:00
|
|
|
def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addis $rD, $rA, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
|
2005-10-19 19:51:16 +00:00
|
|
|
"la $rD, $sym($rA)", IntGeneral,
|
2005-11-17 17:52:01 +00:00
|
|
|
[(set GPRC:$rD, (add GPRC:$rA,
|
|
|
|
(PPClo tglobaladdr:$sym, 0)))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mulli $rD, $rA, $imm", IntMulLI,
|
2005-09-08 17:33:10 +00:00
|
|
|
[(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"subfic $rD, $rA, $imm", IntGeneral,
|
2005-09-28 22:47:06 +00:00
|
|
|
[(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
|
2005-11-17 07:04:43 +00:00
|
|
|
def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"li $rD, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[(set GPRC:$rD, immSExt16:$imm)]>;
|
2005-07-21 20:44:43 +00:00
|
|
|
def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"lis $rD, $imm", IntGeneral,
|
2005-09-08 17:33:10 +00:00
|
|
|
[(set GPRC:$rD, imm16Shifted:$imm)]>;
|
2005-12-26 09:11:45 +00:00
|
|
|
let isStore = 1, noResults = 1 in {
|
2005-04-19 04:59:28 +00:00
|
|
|
def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stmw $rS, $disp($rA)", LdStLMW,
|
|
|
|
[]>;
|
2005-12-19 23:25:09 +00:00
|
|
|
def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
|
|
|
|
"stb $rS, $src", LdStGeneral,
|
|
|
|
[(truncstore GPRC:$rS, iaddr:$src, i8)]>;
|
|
|
|
def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
|
|
|
|
"sth $rS, $src", LdStGeneral,
|
|
|
|
[(truncstore GPRC:$rS, iaddr:$src, i16)]>;
|
|
|
|
def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
|
|
|
|
"stw $rS, $src", LdStGeneral,
|
|
|
|
[(store GPRC:$rS, iaddr:$src)]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stwu $rS, $disp($rA)", LdStGeneral,
|
|
|
|
[]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-04-19 04:59:28 +00:00
|
|
|
def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"andi. $dst, $src1, $src2", IntGeneral,
|
2005-09-08 17:40:49 +00:00
|
|
|
[]>, isDOT;
|
2005-04-19 04:59:28 +00:00
|
|
|
def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"andis. $dst, $src1, $src2", IntGeneral,
|
2005-09-08 17:40:49 +00:00
|
|
|
[]>, isDOT;
|
2005-04-19 04:59:28 +00:00
|
|
|
def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"ori $dst, $src1, $src2", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"oris $dst, $src1, $src2", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"xori $dst, $src1, $src2", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"xoris $dst, $src1, $src2", IntGeneral,
|
2005-09-14 20:53:05 +00:00
|
|
|
[(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
|
2005-12-09 23:54:18 +00:00
|
|
|
def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
|
|
|
|
[]>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpi $crD, $L, $rA, $imm", IntCompare>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpwi $crD, $rA, $imm", IntCompare>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpli $dst, $size, $src1, $src2", IntCompare>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmplwi $dst, $src1, $src2", IntCompare>;
|
2005-04-19 04:59:28 +00:00
|
|
|
def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
|
2004-10-07 22:30:03 +00:00
|
|
|
let isLoad = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
|
|
|
|
"lfs $rD, $src", LdStLFDU,
|
|
|
|
[(set F4RC:$rD, (load iaddr:$src))]>;
|
|
|
|
def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
|
|
|
|
"lfd $rD, $src", LdStLFD,
|
|
|
|
[(set F8RC:$rD, (load iaddr:$src))]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-12-26 09:11:45 +00:00
|
|
|
let isStore = 1, noResults = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
|
|
|
|
"stfs $rS, $dst", LdStUX,
|
|
|
|
[(store F4RC:$rS, iaddr:$dst)]>;
|
|
|
|
def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
|
|
|
|
"stfd $rS, $dst", LdStUX,
|
|
|
|
[(store F8RC:$rS, iaddr:$dst)]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2004-09-04 05:00:00 +00:00
|
|
|
|
|
|
|
// DS-Form instructions. Load/Store instructions available in PPC-64
|
|
|
|
//
|
2004-10-07 22:30:03 +00:00
|
|
|
let isLoad = 1 in {
|
2005-10-18 16:51:22 +00:00
|
|
|
def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lwa $rT, $DS($rA)", LdStLWA,
|
|
|
|
[]>, isPPC64;
|
2005-10-18 16:51:22 +00:00
|
|
|
def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"ld $rT, $DS($rA)", LdStLD,
|
|
|
|
[]>, isPPC64;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-12-26 09:11:45 +00:00
|
|
|
let isStore = 1, noResults = 1 in {
|
2005-10-18 16:51:22 +00:00
|
|
|
def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"std $rT, $DS($rA)", LdStSTD,
|
|
|
|
[]>, isPPC64;
|
2005-10-18 16:51:22 +00:00
|
|
|
def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stdu $rT, $DS($rA)", LdStSTD,
|
|
|
|
[]>, isPPC64;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2004-08-21 05:56:39 +00:00
|
|
|
|
2004-08-30 02:28:06 +00:00
|
|
|
// X-Form instructions. Most instructions that perform an operation on a
|
|
|
|
// register and another register are of this type.
|
|
|
|
//
|
2004-10-07 22:30:03 +00:00
|
|
|
let isLoad = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
|
|
|
|
"lbzx $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
|
|
|
|
def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
|
|
|
|
"lhax $rD, $src", LdStLHA,
|
|
|
|
[(set GPRC:$rD, (sextload xaddr:$src, i16))]>;
|
|
|
|
def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
|
|
|
|
"lhzx $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
|
|
|
|
def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
|
|
|
|
"lwax $rD, $src", LdStLHA,
|
|
|
|
[(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64;
|
|
|
|
def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
|
|
|
|
"lwzx $rD, $src", LdStGeneral,
|
|
|
|
[(set GPRC:$rD, (load xaddr:$src))]>;
|
|
|
|
def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
|
|
|
|
"ldx $rD, $src", LdStLD,
|
|
|
|
[(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
|
2005-11-23 05:29:52 +00:00
|
|
|
def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lvebx $vD, $base, $rA", LdStGeneral,
|
|
|
|
[]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lvehx $vD, $base, $rA", LdStGeneral,
|
|
|
|
[]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lvewx $vD, $base, $rA", LdStGeneral,
|
|
|
|
[]>;
|
2005-12-19 23:25:09 +00:00
|
|
|
def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
|
|
|
|
"lvx $vD, $src", LdStGeneral,
|
2005-12-30 00:12:56 +00:00
|
|
|
[(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
|
2005-12-09 23:54:18 +00:00
|
|
|
}
|
2005-11-23 05:29:52 +00:00
|
|
|
def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lvsl $vD, $base, $rA", LdStGeneral,
|
|
|
|
[]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
|
2005-12-09 23:54:18 +00:00
|
|
|
"lvsl $vD, $base, $rA", LdStGeneral,
|
|
|
|
[]>;
|
2005-09-03 00:21:51 +00:00
|
|
|
def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"nand $rA, $rS, $rB", IntGeneral,
|
2005-09-03 00:21:51 +00:00
|
|
|
[(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"and $rA, $rS, $rB", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"and. $rA, $rS, $rB", IntGeneral,
|
2005-09-02 22:35:53 +00:00
|
|
|
[]>, isDOT;
|
2005-04-19 05:15:18 +00:00
|
|
|
def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"andc $rA, $rS, $rB", IntGeneral,
|
2005-09-03 00:21:51 +00:00
|
|
|
[(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
|
2005-10-18 00:28:58 +00:00
|
|
|
def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"or $rA, $rS, $rB", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
|
2005-10-18 00:28:58 +00:00
|
|
|
def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"or $rA, $rS, $rB", IntGeneral,
|
2005-10-18 00:28:58 +00:00
|
|
|
[(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
|
Woo, it kinda works. We now generate this atrociously bad, but correct,
code for long long foo(long long a, long long b) { return a + b; }
_foo:
or r2, r3, r3
or r3, r4, r4
or r4, r5, r5
or r5, r6, r6
rldicr r2, r2, 32, 31
rldicl r3, r3, 0, 32
rldicr r4, r4, 32, 31
rldicl r5, r5, 0, 32
or r2, r3, r2
or r3, r5, r4
add r4, r3, r2
rldicl r2, r4, 32, 32
or r4, r4, r4
or r3, r2, r2
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@23809 91177308-0d34-0410-b5e6-96231b3b80d8
2005-10-19 01:12:32 +00:00
|
|
|
def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"or $rA, $rS, $rB", IntGeneral,
|
Woo, it kinda works. We now generate this atrociously bad, but correct,
code for long long foo(long long a, long long b) { return a + b; }
_foo:
or r2, r3, r3
or r3, r4, r4
or r4, r5, r5
or r5, r6, r6
rldicr r2, r2, 32, 31
rldicl r3, r3, 0, 32
rldicr r4, r4, 32, 31
rldicl r5, r5, 0, 32
or r2, r3, r2
or r3, r5, r4
add r4, r3, r2
rldicl r2, r4, 32, 32
or r4, r4, r4
or r3, r2, r2
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@23809 91177308-0d34-0410-b5e6-96231b3b80d8
2005-10-19 01:12:32 +00:00
|
|
|
[]>;
|
|
|
|
def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"or $rA, $rS, $rB", IntGeneral,
|
Woo, it kinda works. We now generate this atrociously bad, but correct,
code for long long foo(long long a, long long b) { return a + b; }
_foo:
or r2, r3, r3
or r3, r4, r4
or r4, r5, r5
or r5, r6, r6
rldicr r2, r2, 32, 31
rldicl r3, r3, 0, 32
rldicr r4, r4, 32, 31
rldicl r5, r5, 0, 32
or r2, r3, r2
or r3, r5, r4
add r4, r3, r2
rldicl r2, r4, 32, 32
or r4, r4, r4
or r3, r2, r2
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@23809 91177308-0d34-0410-b5e6-96231b3b80d8
2005-10-19 01:12:32 +00:00
|
|
|
[]>;
|
2005-09-03 00:21:51 +00:00
|
|
|
def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"nor $rA, $rS, $rB", IntGeneral,
|
2005-09-03 00:21:51 +00:00
|
|
|
[(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"or. $rA, $rS, $rB", IntGeneral,
|
2005-09-02 22:35:53 +00:00
|
|
|
[]>, isDOT;
|
2005-04-19 05:15:18 +00:00
|
|
|
def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"orc $rA, $rS, $rB", IntGeneral,
|
2005-09-03 00:21:51 +00:00
|
|
|
[(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
|
|
|
|
def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"eqv $rA, $rS, $rB", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
|
2005-09-03 00:21:51 +00:00
|
|
|
def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"xor $rA, $rS, $rB", IntGeneral,
|
2005-09-14 18:18:39 +00:00
|
|
|
[(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
|
2005-10-19 18:42:01 +00:00
|
|
|
def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"sld $rA, $rS, $rB", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
|
2005-04-19 05:15:18 +00:00
|
|
|
def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"slw $rA, $rS, $rB", IntGeneral,
|
2005-12-06 02:10:38 +00:00
|
|
|
[(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
|
2005-10-19 18:42:01 +00:00
|
|
|
def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"srd $rA, $rS, $rB", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
|
2005-04-19 05:15:18 +00:00
|
|
|
def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"srw $rA, $rS, $rB", IntGeneral,
|
2005-12-06 02:10:38 +00:00
|
|
|
[(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
|
2005-10-19 18:42:01 +00:00
|
|
|
def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"srad $rA, $rS, $rB", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
|
2005-04-19 05:15:18 +00:00
|
|
|
def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"sraw $rA, $rS, $rB", IntShift,
|
2005-12-06 02:10:38 +00:00
|
|
|
[(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
|
2005-12-26 09:11:45 +00:00
|
|
|
let isStore = 1, noResults = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
|
|
|
|
"stbx $rS, $dst", LdStGeneral,
|
|
|
|
[(truncstore GPRC:$rS, xaddr:$dst, i8)]>;
|
|
|
|
def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
|
|
|
|
"sthx $rS, $dst", LdStGeneral,
|
|
|
|
[(truncstore GPRC:$rS, xaddr:$dst, i16)]>;
|
|
|
|
def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
|
|
|
|
"stwx $rS, $dst", LdStGeneral,
|
|
|
|
[(store GPRC:$rS, xaddr:$dst)]>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stwux $rS, $rA, $rB", LdStGeneral,
|
|
|
|
[]>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stdx $rS, $rA, $rB", LdStSTD,
|
|
|
|
[]>, isPPC64;
|
2005-04-19 04:51:30 +00:00
|
|
|
def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stdux $rS, $rA, $rB", LdStSTD,
|
|
|
|
[]>, isPPC64;
|
2005-11-23 05:29:52 +00:00
|
|
|
def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stvebx $rS, $rA, $rB", LdStGeneral,
|
|
|
|
[]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stvehx $rS, $rA, $rB", LdStGeneral,
|
|
|
|
[]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
|
2005-12-09 23:54:18 +00:00
|
|
|
"stvewx $rS, $rA, $rB", LdStGeneral,
|
|
|
|
[]>;
|
2005-12-19 23:25:09 +00:00
|
|
|
def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
|
|
|
|
"stvx $rS, $dst", LdStGeneral,
|
2005-12-30 00:12:56 +00:00
|
|
|
[(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-04-19 05:15:18 +00:00
|
|
|
def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
|
2005-10-19 19:51:16 +00:00
|
|
|
"srawi $rA, $rS, $SH", IntShift,
|
2005-12-05 02:34:05 +00:00
|
|
|
[(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cntlzw $rA, $rS", IntGeneral,
|
2005-09-02 22:35:53 +00:00
|
|
|
[(set GPRC:$rA, (ctlz GPRC:$rS))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
|
2005-10-19 19:51:16 +00:00
|
|
|
"extsb $rA, $rS", IntGeneral,
|
2005-09-02 22:35:53 +00:00
|
|
|
[(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
|
2005-04-19 05:15:18 +00:00
|
|
|
def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
|
2005-10-19 19:51:16 +00:00
|
|
|
"extsh $rA, $rS", IntGeneral,
|
2005-09-02 22:35:53 +00:00
|
|
|
[(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
|
2005-11-26 22:39:34 +00:00
|
|
|
def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
|
|
|
|
"extsw $rA, $rS", IntGeneral,
|
|
|
|
[(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmp $crD, $long, $rA, $rB", IntCompare>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpl $crD, $long, $rA, $rB", IntCompare>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpw $crD, $rA, $rB", IntCompare>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmplw $crD, $rA, $rB", IntCompare>;
|
2005-04-19 04:51:30 +00:00
|
|
|
def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
|
2005-10-01 01:35:02 +00:00
|
|
|
//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
|
2005-10-19 19:51:16 +00:00
|
|
|
// "fcmpo $crD, $fA, $fB", FPCompare>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fcmpu $crD, $fA, $fB", FPCompare>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fcmpu $crD, $fA, $fB", FPCompare>;
|
2005-10-01 01:35:02 +00:00
|
|
|
|
2004-10-07 22:30:03 +00:00
|
|
|
let isLoad = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
|
|
|
|
"lfsx $frD, $src", LdStLFDU,
|
|
|
|
[(set F4RC:$frD, (load xaddr:$src))]>;
|
|
|
|
def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
|
|
|
|
"lfdx $frD, $src", LdStLFDU,
|
|
|
|
[(set F8RC:$frD, (load xaddr:$src))]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2005-10-01 01:35:02 +00:00
|
|
|
def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fcfid $frD, $frB", FPGeneral,
|
2005-10-25 20:41:46 +00:00
|
|
|
[(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fctidz $frD, $frB", FPGeneral,
|
2005-10-25 20:41:46 +00:00
|
|
|
[(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fctiwz $frD, $frB", FPGeneral,
|
2005-10-25 20:41:46 +00:00
|
|
|
[(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"frsp $frD, $frB", FPGeneral,
|
2005-10-14 04:55:50 +00:00
|
|
|
[(set F4RC:$frD, (fround F8RC:$frB))]>;
|
2005-10-01 01:35:02 +00:00
|
|
|
def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsqrt $frD, $frB", FPSqrt,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
|
|
|
|
def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsqrts $frD, $frB", FPSqrt,
|
2005-10-15 21:44:15 +00:00
|
|
|
[(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
|
2005-10-01 01:35:02 +00:00
|
|
|
|
|
|
|
/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
|
|
|
|
def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmr $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[]>; // (set F4RC:$frD, F4RC:$frB)
|
|
|
|
def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmr $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[]>; // (set F8RC:$frD, F8RC:$frB)
|
|
|
|
def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmr $frD, $frB", FPGeneral,
|
2005-10-14 04:55:50 +00:00
|
|
|
[(set F8RC:$frD, (fextend F4RC:$frB))]>;
|
2005-10-01 01:35:02 +00:00
|
|
|
|
|
|
|
// These are artificially split into two different forms, for 4/8 byte FP.
|
|
|
|
def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fabs $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F4RC:$frD, (fabs F4RC:$frB))]>;
|
|
|
|
def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fabs $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$frD, (fabs F8RC:$frB))]>;
|
|
|
|
def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnabs $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
|
|
|
|
def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnabs $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
|
|
|
|
def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fneg $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F4RC:$frD, (fneg F4RC:$frB))]>;
|
|
|
|
def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fneg $frD, $frB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$frD, (fneg F8RC:$frB))]>;
|
|
|
|
|
2005-07-20 22:42:00 +00:00
|
|
|
|
2005-12-26 09:11:45 +00:00
|
|
|
let isStore = 1, noResults = 1 in {
|
2005-12-19 23:25:09 +00:00
|
|
|
def STFIWX: XForm_28<31, 983, (ops F4RC:$frS, memrr:$dst),
|
|
|
|
"stfiwx $frS, $dst", LdStUX,
|
2005-12-09 23:54:18 +00:00
|
|
|
[]>;
|
2005-12-19 23:25:09 +00:00
|
|
|
def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
|
|
|
|
"stfsx $frS, $dst", LdStUX,
|
|
|
|
[(store F4RC:$frS, xaddr:$dst)]>;
|
|
|
|
def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
|
|
|
|
"stfdx $frS, $dst", LdStUX,
|
|
|
|
[(store F8RC:$frS, xaddr:$dst)]>;
|
2004-10-07 22:30:03 +00:00
|
|
|
}
|
2004-08-29 22:45:13 +00:00
|
|
|
|
2004-08-30 02:28:06 +00:00
|
|
|
// XL-Form instructions. condition register logical ops.
|
|
|
|
//
|
2005-04-19 04:51:30 +00:00
|
|
|
def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mcrf $BF, $BFA", BrMCR>;
|
2004-08-30 02:28:06 +00:00
|
|
|
|
|
|
|
// XFX-Form instructions. Instructions that deal with SPRs
|
|
|
|
//
|
2004-10-23 06:05:49 +00:00
|
|
|
// Note that although LR should be listed as `8' and CTR as `9' in the SPR
|
|
|
|
// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
|
|
|
|
// which means the SPR value needs to be multiplied by a factor of 32.
|
2005-11-29 22:42:50 +00:00
|
|
|
def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
|
|
|
|
def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
|
2005-10-19 19:51:16 +00:00
|
|
|
def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
|
2005-08-26 22:05:54 +00:00
|
|
|
def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mtcrf $FXM, $rS", BrMCRX>;
|
2005-11-29 22:42:50 +00:00
|
|
|
def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
|
|
|
|
"mfcr $rT, $FXM", SprMFCR>;
|
|
|
|
def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
|
|
|
|
def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
|
|
|
|
def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
|
|
|
|
SprMTSPR>;
|
2004-08-30 02:28:06 +00:00
|
|
|
|
|
|
|
// XS-Form instructions. Just 'sradi'
|
|
|
|
//
|
2005-04-19 05:15:18 +00:00
|
|
|
def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
|
2005-10-19 19:51:16 +00:00
|
|
|
"sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
|
2004-08-30 02:28:06 +00:00
|
|
|
|
|
|
|
// XO-Form instructions. Arithmetic instructions that can set overflow bit
|
|
|
|
//
|
2005-10-18 00:28:58 +00:00
|
|
|
def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"add $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
|
2005-10-18 00:28:58 +00:00
|
|
|
def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"add $rT, $rA, $rB", IntGeneral,
|
2005-10-18 00:28:58 +00:00
|
|
|
[(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addc $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"adde $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[]>;
|
2005-10-20 07:51:08 +00:00
|
|
|
def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"divd $rT, $rA, $rB", IntDivD,
|
2005-10-20 07:51:08 +00:00
|
|
|
[(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
|
|
|
|
def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"divdu $rT, $rA, $rB", IntDivD,
|
2005-10-20 07:51:08 +00:00
|
|
|
[(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
|
2005-04-19 05:21:30 +00:00
|
|
|
def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"divw $rT, $rA, $rB", IntDivW,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"divwu $rT, $rA, $rB", IntDivW,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
|
2005-10-20 07:51:08 +00:00
|
|
|
def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
|
|
|
"mulhd $rT, $rA, $rB", IntMulHW,
|
|
|
|
[(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
|
|
|
|
def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
|
|
|
"mulhdu $rT, $rA, $rB", IntMulHWU,
|
|
|
|
[(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mulhw $rT, $rA, $rB", IntMulHW,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mulhwu $rT, $rA, $rB", IntMulHWU,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
|
2005-10-20 07:51:08 +00:00
|
|
|
def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mulld $rT, $rA, $rB", IntMulHD,
|
2005-10-20 07:51:08 +00:00
|
|
|
[(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
|
2005-04-19 05:21:30 +00:00
|
|
|
def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"mullw $rT, $rA, $rB", IntMulHW,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"subf $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"subfc $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"subfe $rT, $rA, $rB", IntGeneral,
|
2005-09-02 21:18:00 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addme $rT, $rA", IntGeneral,
|
2005-09-08 17:01:54 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
|
2005-10-19 19:51:16 +00:00
|
|
|
"addze $rT, $rA", IntGeneral,
|
2005-09-08 17:01:54 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
|
2005-10-19 19:51:16 +00:00
|
|
|
"neg $rT, $rA", IntGeneral,
|
2005-09-08 17:01:54 +00:00
|
|
|
[(set GPRC:$rT, (ineg GPRC:$rA))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
|
2005-10-19 19:51:16 +00:00
|
|
|
"subfze $rT, $rA", IntGeneral,
|
2005-09-08 17:01:54 +00:00
|
|
|
[]>;
|
2004-08-30 02:28:06 +00:00
|
|
|
|
|
|
|
// A-Form instructions. Most of the instructions executed in the FPU are of
|
|
|
|
// this type.
|
|
|
|
//
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMADD : AForm_1<63, 29,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
|
2005-12-14 22:07:12 +00:00
|
|
|
F8RC:$FRB))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMADDS : AForm_1<59, 29,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
|
2005-12-14 22:07:12 +00:00
|
|
|
F4RC:$FRB))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMSUB : AForm_1<63, 28,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
|
2005-12-14 22:07:12 +00:00
|
|
|
F8RC:$FRB))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMSUBS : AForm_1<59, 28,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
|
2005-12-14 22:07:12 +00:00
|
|
|
F4RC:$FRB))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FNMADD : AForm_1<63, 31,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
F8RC:$FRB)))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FNMADDS : AForm_1<59, 31,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
F4RC:$FRB)))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FNMSUB : AForm_1<63, 30,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
F8RC:$FRB)))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FNMSUBS : AForm_1<59, 30,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
F4RC:$FRB)))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-10-02 07:07:49 +00:00
|
|
|
// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
|
|
|
|
// having 4 of these, force the comparison to always be an 8-byte double (code
|
|
|
|
// should use an FMRSD if the input comparison value really wants to be a float)
|
2005-10-02 06:58:23 +00:00
|
|
|
// and 4/8 byte forms for the result and operand type..
|
2005-10-02 07:07:49 +00:00
|
|
|
def FSELD : AForm_1<63, 23,
|
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-25 20:55:47 +00:00
|
|
|
[(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
|
2005-10-02 07:07:49 +00:00
|
|
|
def FSELS : AForm_1<63, 23,
|
2005-10-02 06:58:23 +00:00
|
|
|
(ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
|
2005-10-25 20:55:47 +00:00
|
|
|
[(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FADD : AForm_2<63, 21,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fadd $FRT, $FRA, $FRB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FADDS : AForm_2<59, 21,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fadds $FRT, $FRA, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FDIV : AForm_2<63, 18,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fdiv $FRT, $FRA, $FRB", FPDivD,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FDIVS : AForm_2<59, 18,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fdivs $FRT, $FRA, $FRB", FPDivS,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMUL : AForm_3<63, 25,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmul $FRT, $FRA, $FRB", FPFused,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FMULS : AForm_3<59, 25,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fmuls $FRT, $FRA, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FSUB : AForm_2<63, 20,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsub $FRT, $FRA, $FRB", FPGeneral,
|
2005-10-01 01:35:02 +00:00
|
|
|
[(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def FSUBS : AForm_2<59, 20,
|
2005-10-01 01:35:02 +00:00
|
|
|
(ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"fsubs $FRT, $FRA, $FRB", FPGeneral,
|
2005-10-02 07:46:28 +00:00
|
|
|
[(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
|
2004-08-30 02:28:06 +00:00
|
|
|
|
2004-08-31 02:28:08 +00:00
|
|
|
// M-Form instructions. rotate and mask instructions.
|
|
|
|
//
|
2005-09-09 18:17:41 +00:00
|
|
|
let isTwoAddress = 1, isCommutable = 1 in {
|
|
|
|
// RLWIMI can be commuted if the rotate amount is zero.
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLWIMI : MForm_2<20,
|
2004-10-16 20:43:38 +00:00
|
|
|
(ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
|
2005-10-19 19:51:16 +00:00
|
|
|
u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>;
|
2005-10-18 00:28:58 +00:00
|
|
|
def RLDIMI : MDForm_1<30, 3,
|
|
|
|
(ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rldimi $rA, $rS, $SH, $MB", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>, isPPC64;
|
2004-10-16 20:43:38 +00:00
|
|
|
}
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLWINM : MForm_2<21,
|
2004-08-31 02:28:08 +00:00
|
|
|
(ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>;
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLWINMo : MForm_2<21,
|
2005-04-12 00:10:02 +00:00
|
|
|
(ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>, isDOT;
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLWNM : MForm_2<23,
|
2005-04-09 20:09:12 +00:00
|
|
|
(ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>;
|
2004-08-31 02:28:08 +00:00
|
|
|
|
|
|
|
// MD-Form instructions. 64 bit rotate instructions.
|
|
|
|
//
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLDICL : MDForm_1<30, 0,
|
2005-10-18 00:28:58 +00:00
|
|
|
(ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rldicl $rA, $rS, $SH, $MB", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>, isPPC64;
|
2005-04-19 05:21:30 +00:00
|
|
|
def RLDICR : MDForm_1<30, 1,
|
2005-10-18 00:28:58 +00:00
|
|
|
(ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
|
2005-10-19 19:51:16 +00:00
|
|
|
"rldicr $rA, $rS, $SH, $ME", IntRotateD,
|
2005-10-19 18:42:01 +00:00
|
|
|
[]>, isPPC64;
|
2004-08-31 02:28:08 +00:00
|
|
|
|
2005-11-23 05:29:52 +00:00
|
|
|
// VA-Form instructions. 3-input AltiVec ops.
|
2005-11-29 08:04:45 +00:00
|
|
|
def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
|
|
|
|
"vmaddfp $vD, $vA, $vC, $vB", VecFP,
|
|
|
|
[(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
VRRC:$vB))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-11-29 08:04:45 +00:00
|
|
|
def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
"vnmsubfp $vD, $vA, $vC, $vB", VecFP,
|
|
|
|
[(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
|
|
|
|
VRRC:$vC),
|
|
|
|
VRRC:$vB)))]>,
|
|
|
|
Requires<[FPContractions]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
|
|
|
|
// VX-Form instructions. AltiVec arithmetic ops.
|
|
|
|
def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vaddfp $vD, $vA, $vB", VecFP,
|
2005-11-29 08:04:45 +00:00
|
|
|
[(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
|
2005-12-30 00:12:56 +00:00
|
|
|
def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vadduwm $vD, $vA, $vB", VecGeneral,
|
|
|
|
[(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
|
2005-11-23 05:29:52 +00:00
|
|
|
def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
|
|
|
|
"vcfsx $vD, $vB, $UIMM", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
|
|
|
|
"vcfux $vD, $vB, $UIMM", VecFP,
|
|
|
|
[]>;
|
2005-11-29 08:04:45 +00:00
|
|
|
def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
|
|
|
|
"vctsxs $vD, $vB, $UIMM", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
|
|
|
|
"vctuxs $vD, $vB, $UIMM", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vexptefp $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vlogefp $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vmaxfp $vD, $vA, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vminfp $vD, $vA, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrefp $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrfim $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrfin $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrfip $vD, $vB", VecFP,
|
2005-11-23 05:29:52 +00:00
|
|
|
[]>;
|
2005-11-29 08:04:45 +00:00
|
|
|
def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrfiz $vD, $vB", VecFP,
|
2005-11-23 05:29:52 +00:00
|
|
|
[]>;
|
2005-11-29 08:04:45 +00:00
|
|
|
def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
|
|
|
|
"vrsqrtefp $vD, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vsubfp $vD, $vA, $vB", VecFP,
|
|
|
|
[(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
|
Add support for fmul node of type v4f32.
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
store <4 x float> %tmp2, <4 x float> *%a
ret void
}
Is selected to:
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v0, v0, v0, v1
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24701 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 00:34:09 +00:00
|
|
|
def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
|
|
|
|
"vxor $vD, $vA, $vB", VecFP,
|
|
|
|
[]>;
|
|
|
|
|
|
|
|
// VX-Form Pseudo Instructions
|
|
|
|
|
|
|
|
def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
|
|
|
|
"vxor $vD, $vD, $vD", VecFP,
|
|
|
|
[]>;
|
|
|
|
|
2005-11-23 05:29:52 +00:00
|
|
|
|
2005-12-16 22:45:29 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// DWARF Pseudo Instructions
|
|
|
|
//
|
|
|
|
|
|
|
|
def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
|
|
|
|
"; .loc $file, $line, $col",
|
|
|
|
[(dwarf_loc (i32 imm:$line), (i32 imm:$col),
|
|
|
|
(i32 imm:$file))]>;
|
|
|
|
|
2005-09-09 00:39:56 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPC Instruction Patterns
|
|
|
|
//
|
|
|
|
|
2005-09-26 22:20:16 +00:00
|
|
|
// Arbitrary immediate support. Implement in terms of LIS/ORI.
|
|
|
|
def : Pat<(i32 imm:$imm),
|
|
|
|
(ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
|
2005-09-28 17:13:15 +00:00
|
|
|
|
|
|
|
// Implement the 'not' operation with the NOR instruction.
|
|
|
|
def NOT : Pat<(not GPRC:$in),
|
|
|
|
(NOR GPRC:$in, GPRC:$in)>;
|
|
|
|
|
2005-09-28 23:07:13 +00:00
|
|
|
// ADD an arbitrary immediate.
|
|
|
|
def : Pat<(add GPRC:$in, imm:$imm),
|
|
|
|
(ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
|
|
|
|
// OR an arbitrary immediate.
|
2005-09-09 00:39:56 +00:00
|
|
|
def : Pat<(or GPRC:$in, imm:$imm),
|
|
|
|
(ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
|
2005-09-28 23:07:13 +00:00
|
|
|
// XOR an arbitrary immediate.
|
2005-09-09 00:39:56 +00:00
|
|
|
def : Pat<(xor GPRC:$in, imm:$imm),
|
|
|
|
(XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
|
2005-10-21 06:36:18 +00:00
|
|
|
def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
|
|
|
|
(srl GPRC:$rS, (sub 32, GPRC:$rB))),
|
|
|
|
(RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
|
2005-10-19 01:38:02 +00:00
|
|
|
|
2005-12-16 09:19:13 +00:00
|
|
|
def : Pat<(i64 (zext GPRC:$in)),
|
2005-10-19 04:32:04 +00:00
|
|
|
(RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
|
2005-12-16 09:19:13 +00:00
|
|
|
def : Pat<(i64 (anyext GPRC:$in)),
|
2005-10-19 01:38:02 +00:00
|
|
|
(OR4To8 GPRC:$in, GPRC:$in)>;
|
2005-12-16 09:19:13 +00:00
|
|
|
def : Pat<(i32 (trunc G8RC:$in)),
|
2005-10-19 01:38:02 +00:00
|
|
|
(OR8To4 G8RC:$in, G8RC:$in)>;
|
|
|
|
|
2005-10-19 18:42:01 +00:00
|
|
|
// SHL
|
2005-12-05 02:34:05 +00:00
|
|
|
def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
|
2005-10-19 18:42:01 +00:00
|
|
|
(RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
|
2005-12-05 02:34:05 +00:00
|
|
|
def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
|
2005-10-19 18:42:01 +00:00
|
|
|
(RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
|
|
|
|
// SRL
|
2005-12-05 02:34:05 +00:00
|
|
|
def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
|
2005-10-19 18:42:01 +00:00
|
|
|
(RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
|
2005-12-05 02:34:05 +00:00
|
|
|
def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
|
2005-10-19 18:42:01 +00:00
|
|
|
(RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
|
|
|
|
|
2005-11-17 07:30:41 +00:00
|
|
|
// Hi and Lo for Darwin Global Addresses.
|
2005-12-11 07:45:47 +00:00
|
|
|
def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
|
|
|
|
def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
|
|
|
|
def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
|
|
|
|
def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
|
2005-11-17 17:52:01 +00:00
|
|
|
def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
|
|
|
|
(ADDIS GPRC:$in, tglobaladdr:$g)>;
|
2005-12-10 02:36:00 +00:00
|
|
|
def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
|
|
|
|
(ADDIS GPRC:$in, tconstpool:$g)>;
|
2005-11-17 07:30:41 +00:00
|
|
|
|
Add support for fmul node of type v4f32.
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
store <4 x float> %tmp2, <4 x float> *%a
ret void
}
Is selected to:
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v0, v0, v0, v1
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24701 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 00:34:09 +00:00
|
|
|
def : Pat<(fmul VRRC:$vA, VRRC:$vB),
|
|
|
|
(VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
|
|
|
|
|
Use the new predicate support that Evan Cheng added to remove some code
from the DAGToDAG cpp file. This adds pattern support for vector and
scalar fma, which passes test/Regression/CodeGen/PowerPC/fma.ll, and
does the right thing in the presence of -disable-excess-fp-precision.
Allows us to match:
void %foo(<4 x float> * %a) {
entry:
%tmp1 = load <4 x float> * %a;
%tmp2 = mul <4 x float> %tmp1, %tmp1
%tmp3 = add <4 x float> %tmp2, %tmp1
store <4 x float> %tmp3, <4 x float> *%a
ret void
}
As:
_foo:
li r2, 0
lvx v0, r2, r3
vmaddfp v0, v0, v0, v0
stvx v0, r2, r3
blr
Or, with llc -disable-excess-fp-precision,
_foo:
li r2, 0
lvx v0, r2, r3
vxor v1, v1, v1
vmaddfp v1, v0, v0, v1
vaddfp v0, v1, v0
stvx v0, r2, r3
blr
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@24719 91177308-0d34-0410-b5e6-96231b3b80d8
2005-12-14 22:54:33 +00:00
|
|
|
// Fused negative multiply subtract, alternate pattern
|
|
|
|
def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
|
|
|
|
(FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
|
|
|
|
Requires<[FPContractions]>;
|
|
|
|
def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
|
|
|
|
(FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
|
|
|
|
Requires<[FPContractions]>;
|
|
|
|
|
2005-12-13 22:55:22 +00:00
|
|
|
// Fused multiply add and multiply sub for packed float. These are represented
|
|
|
|
// separately from the real instructions above, for operations that must have
|
|
|
|
// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
|
|
|
|
def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
|
|
|
|
(VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
|
|
|
|
def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
|
|
|
|
(VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
|
|
|
|
|
2005-12-06 02:10:38 +00:00
|
|
|
// Standard shifts. These are represented separately from the real shifts above
|
|
|
|
// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
|
|
|
|
// amounts.
|
|
|
|
def : Pat<(sra GPRC:$rS, GPRC:$rB),
|
|
|
|
(SRAW GPRC:$rS, GPRC:$rB)>;
|
|
|
|
def : Pat<(srl GPRC:$rS, GPRC:$rB),
|
|
|
|
(SRW GPRC:$rS, GPRC:$rB)>;
|
|
|
|
def : Pat<(shl GPRC:$rS, GPRC:$rB),
|
|
|
|
(SLW GPRC:$rS, GPRC:$rB)>;
|
|
|
|
|
2005-12-19 23:25:09 +00:00
|
|
|
def : Pat<(i32 (zextload iaddr:$src, i1)),
|
|
|
|
(LBZ iaddr:$src)>;
|
|
|
|
def : Pat<(i32 (zextload xaddr:$src, i1)),
|
|
|
|
(LBZX xaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload iaddr:$src, i1)),
|
|
|
|
(LBZ iaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload xaddr:$src, i1)),
|
|
|
|
(LBZX xaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload iaddr:$src, i8)),
|
|
|
|
(LBZ iaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload xaddr:$src, i8)),
|
|
|
|
(LBZX xaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload iaddr:$src, i16)),
|
|
|
|
(LHZ iaddr:$src)>;
|
|
|
|
def : Pat<(i32 (extload xaddr:$src, i16)),
|
|
|
|
(LHZX xaddr:$src)>;
|
|
|
|
def : Pat<(f64 (extload iaddr:$src, f32)),
|
|
|
|
(FMRSD (LFS iaddr:$src))>;
|
|
|
|
def : Pat<(f64 (extload xaddr:$src, f32)),
|
|
|
|
(FMRSD (LFSX xaddr:$src))>;
|
|
|
|
|
2005-12-30 00:12:56 +00:00
|
|
|
def : Pat<(v4i32 (load xoaddr:$src)),
|
|
|
|
(v4i32 (LVX xoaddr:$src))>;
|
|
|
|
def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
|
|
|
|
(STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
|
|
|
|
|
2005-12-23 22:14:32 +00:00
|
|
|
def : Pat<(retflag), (BLR)>;
|
2005-12-20 00:26:01 +00:00
|
|
|
|
2005-09-24 00:41:58 +00:00
|
|
|
// Same as above, but using a temporary. FIXME: implement temporaries :)
|
2005-09-15 21:44:00 +00:00
|
|
|
/*
|
2005-09-14 18:18:39 +00:00
|
|
|
def : Pattern<(xor GPRC:$in, imm:$imm),
|
|
|
|
[(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
|
|
|
|
(XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
|
2005-09-15 21:44:00 +00:00
|
|
|
*/
|
2005-09-14 18:18:39 +00:00
|
|
|
|
2005-09-09 00:39:56 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// PowerPCInstrInfo Definition
|
|
|
|
//
|
2004-12-16 16:31:57 +00:00
|
|
|
def PowerPCInstrInfo : InstrInfo {
|
|
|
|
let PHIInst = PHI;
|
|
|
|
|
|
|
|
let TSFlagsFields = [ "VMX", "PPC64" ];
|
|
|
|
let TSFlagsShifts = [ 0, 1 ];
|
|
|
|
|
|
|
|
let isLittleEndianEncoding = 1;
|
|
|
|
}
|
2005-09-09 00:39:56 +00:00
|
|
|
|